Patents by Inventor Ya-Ting Lin

Ya-Ting Lin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240154447
    Abstract: A power system including a first battery pack, a second battery pack, and a power management circuit is disclosed. The first battery pack has a first end and a second end, and has a first battery capacity. The second battery pack has a third end and a fourth end. The third end is coupled to the second end of the first battery pack and provides a low battery voltage. The fourth end is grounded, the second battery pack has a second battery capacity, and the second battery capacity is greater than the first battery capacity. The power management circuit is coupled to the second battery pack to receive the low battery voltage, and provides a component operating voltage to an electronic components based on the low battery voltage.
    Type: Application
    Filed: August 29, 2023
    Publication date: May 9, 2024
    Applicant: PEGATRON CORPORATION
    Inventors: Yi-Hsuan Lee, Liang-Cheng Kuo, Chun-Wei Ko, Ya Ju Cheng, Chih Wei Huang, Ywh Woei Yeh, Yu Cheng Lin, Yen Ting Wang
  • Publication number: 20240147405
    Abstract: A controlling method for a wireless communication device is provided. The controlling method for the wireless communication device includes: attaching a first Universal Subscriber Identity Module (USIM) to a Long-Term Evolution (LTE) network; determining whether a second USIM is camped on the LTE network; detecting whether a paging collision is happened, if the second USIM is camped on the LTE network; generating a requested International Mobile Subscriber Identity (IMSI) offset for the second USIM, if the paging collision is happened, wherein the requested IMSI offset is 1 or min(T, nB)?1, T is a default paging period and nB is a number of paging occurrences within the default paging period; transmitting an attach request with the requested IMSI offset to the LTE network for the second USIM; receiving a negotiated IMSI offset from the LTE network; and attaching the second USIM to the LTE network with the negotiated IMSI offset.
    Type: Application
    Filed: November 1, 2023
    Publication date: May 2, 2024
    Inventors: Kuan-Yu LIN, Ya-ling Hsu, Wan-Ting Huang, Yi-Han CHUNG, Yi-Cheng CHEN
  • Publication number: 20240127429
    Abstract: A meniscus tear assisted determination system includes an image capturing device and a processor. The image capturing device is for capturing a target protocol of a subject, and the target protocol includes a plurality of target knee joint image sequences. The processor is signally connected to the image capturing device and includes a data preprocessing module and a meniscus tear assisted determination program. The data preprocessing module is for grouping the plurality of target knee joint image sequences and extracting a plurality of target coronal plane image sequences and a plurality of target sagittal plane image sequences. The meniscus tear assisted determination program includes a meniscus location detector and a meniscus tear predictor.
    Type: Application
    Filed: February 23, 2023
    Publication date: April 18, 2024
    Applicant: China Medical University
    Inventors: Kuang-Sheng Lee, Kai-Cheng Hsu, Ya-Lun Wu, Ching-Ting Lin
  • Publication number: 20240081081
    Abstract: A ferroelectric memory device and a semiconductor die are provided. The ferroelectric memory device includes a gate electrode; a channel layer, overlapped with the gate electrode; source/drain contacts, in contact with separate ends of the channel layer; a ferroelectric layer, lying between the gate electrode and the channel layer; and a first insertion layer, extending in between the ferroelectric layer and the channel layer, and comprising a metal carbonitride or a metal nitride.
    Type: Application
    Filed: January 10, 2023
    Publication date: March 7, 2024
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Ya-Ling Lee, Chung-Te Lin, Han-Ting Tsai, Wei-Gang Chiu, Yen-Chieh Huang, Ming-Yi Yang
  • Publication number: 20240071535
    Abstract: Provided is an anti-fuse memory including a anti-fuse memory cell including an isolation structure, a select gate, first and second gate insulating layers, an anti-fuse gate, and first, second and third doped regions. The isolation structure is disposed in a substrate. The select gate is disposed on the substrate. The first gate insulating layer is disposed between the select gate and the substrate. The anti-fuse gate is disposed on the substrate and partially overlapped with the isolation structure. The second gate insulating layer is disposed between the anti-fuse gate and the substrate. The first doped region and the second doped region are disposed in the substrate at opposite sides of the select gate, respectively, wherein the first doped region is located between the select gate and the anti-fuse gate. The third doped region is disposed in the substrate and located between the first doped region and the isolation structure.
    Type: Application
    Filed: October 16, 2022
    Publication date: February 29, 2024
    Applicant: United Microelectronics Corp.
    Inventors: Chung-Hao Chen, Chi-Hsiu Hsu, Chi-Fa Lien, Ying-Ting Lin, Cheng-Hsiao Lai, Ya-Nan Mou
  • Publication number: 20220406593
    Abstract: Methods for making a semiconductor device using an improved BARC (bottom anti-reflective coating) are provided herein. The improved BARC comprises a polymer formed from at least a styrene monomer having at least one or two hydrophilic substituents. The monomer(s) and substituents can be varied as desired to obtain a balance between film adhesion and wet etch resistance. Also provided is a semiconductor device produced using such methods.
    Type: Application
    Filed: July 27, 2021
    Publication date: December 22, 2022
    Inventors: Ya-Ting Lin, Yen-Ting Chen, Wei-Han Lai
  • Patent number: 11513638
    Abstract: A silver nanowire (SNW) protection layer structure includes a substrate; a SNW layer, disposed on the substrate and covering only a partial region of a surface of the substrate, the SNW layer including a plurality of SNW channels; and a SNW protection layer, disposed on the SNW layer and covering a region corresponding to the plurality of SNW channels, the SNW protection layer including a light-resistant antioxidant. A manufacturing method for the SNW protection layer structure above is further provided. The SNW protection layer structure and the manufacturing method thereof are applicable in a touch sensor.
    Type: Grant
    Filed: December 18, 2020
    Date of Patent: November 29, 2022
    Assignee: Cambrios Film Solutions Corporation
    Inventors: Yeh-Sheng Wang, Wei-Chia Fang, Chun-Hung Chu, Chung-Chin Hsiao, Ya-Ting Lin, Shih-Ching Chen
  • Publication number: 20220197415
    Abstract: A silver nanowire (SNW) protection layer structure includes a substrate; a SNW layer, disposed on the substrate and covering only a partial region of a surface of the substrate, the SNW layer including a plurality of SNW channels; and a SNW protection layer, disposed on the SNW layer and covering a region corresponding to the plurality of SNW channels, the SNW protection layer including a light-resistant antioxidant. A manufacturing method for the SNW protection layer structure above is further provided. The SNW protection layer structure and the manufacturing method thereof are applicable in a touch sensor.
    Type: Application
    Filed: December 18, 2020
    Publication date: June 23, 2022
    Inventors: Yeh-Sheng Wang, Wei-Chia Fang, Chun-Hung Chu, Chung-Chin Hsiao, Ya-Ting Lin, Shih-Ching Chen
  • Patent number: 11258201
    Abstract: An unlocking bracket includes a fastener and an unlocking member. The fastener includes a fixing case and a support rod provided on the fixing case. The support rod is configured to bear on a connector. The fixing case is configured to sleeve on the connector. The unlocking member includes a cantilever and an unlocking block. The cantilever is configured to be rotationally mounted on the fixing case. The unlocking block is configured to abut a locking clip of the connector. The cantilever is configured to drive the unlocking block to rotate to push a locking clip of the connector.
    Type: Grant
    Filed: July 31, 2020
    Date of Patent: February 22, 2022
    Assignee: HONGFUJIN PRECISION ELECTRONICS(TIANJIN)CO., LTD.
    Inventors: Yi-Pei Hsiao, Hsiang-Yu Lien, Ya-Ting Lin, Tung-Ho Shih
  • Publication number: 20210408726
    Abstract: An unlocking bracket includes a fastener and an unlocking member. The fastener includes a fixing case and a support rod provided on the fixing case. The support rod is configured to bear on a connector. The fixing case is configured to sleeve on the connector. The unlocking member includes a cantilever and an unlocking block. The cantilever is configured to be rotationally mounted on the fixing case. The unlocking block is configured to abut a locking clip of the connector. The cantilever is configured to drive the unlocking block to rotate to push a locking clip of the connector.
    Type: Application
    Filed: July 31, 2020
    Publication date: December 30, 2021
    Inventors: YI-PEI HSIAO, HSIANG-YU LIEN, YA-TING LIN, TUNG-HO SHIH
  • Publication number: 20210295787
    Abstract: The present disclosure relates to a display device including a backlight circuit, a processing circuit, and a clock generation circuit. The backlight circuit is configured to be driven in response to a control signal. The processing circuit is electrically connected to the backlight circuit and is configured to generate a voltage signal and the control signal. The clock generating circuit is electrically connected to the processing circuit to receive the voltage signal. The processing circuit is configured to adjust the control signal according to a clock frequency of the clock signal.
    Type: Application
    Filed: December 9, 2020
    Publication date: September 23, 2021
    Inventors: Sin-Jie WANG, Kuo-Hsiang CHEN, Hsiang-Chi CHENG, Ya-Ting LIN, Shyh-Bin KUO, Yi-Cheng LAI, Yu-Chih WANG, Chung-Hung CHEN
  • Patent number: 11024247
    Abstract: An electronic device, including an antenna, includes a pixel array, a control circuit, and a gate driver. The control circuit is coupled with the antenna, and configured to receive a RF signal from the antenna. The gate driver is coupled with the control circuit and the pixel array, and includes multiple shift registers. Each of the multiple shift registers is configured to output a scan signal to the pixel array. The control circuit is configured to output a triggering signal to a first-stage shift register of the multiple shift registers. When the control circuit receives the RF signal, the triggering signal has a triggering pulse. When the first-stage shift register receives the triggering pulse, the first-stage shift register outputs the scan signal having an enabling voltage level.
    Type: Grant
    Filed: August 19, 2019
    Date of Patent: June 1, 2021
    Assignee: AU OPTRONICS CORPORATION
    Inventors: Ya-Ting Lin, Chung-Hung Chen
  • Patent number: 10964247
    Abstract: A display system includes a pixel array, an antenna, a reader circuit, and a gate driver circuit. The antenna is configured to transmit a radio frequency (RF) signal in response to a wireless communication. The reader circuit is coupled to the antenna and is configured to receive the RF signal. The gate driver circuit is coupled to the reader circuit and the pixel array. The reader circuit is further configured to generate a clock signal according to the RF signal and transmit the clock signal to the gate drive circuit. The gate driver circuit is configured to generate scanning signals according to the clock signal and transmit the scanning signals to the pixel array.
    Type: Grant
    Filed: December 26, 2019
    Date of Patent: March 30, 2021
    Assignee: AU OPTRONICS CORPORATION
    Inventors: Ya-Ting Lin, Chung-Hung Chen
  • Publication number: 20200402437
    Abstract: A display system includes a pixel array, an antenna, a reader circuit, and a gate driver circuit. The antenna is configured to transmit a radio frequency (RF) signal in response to a wireless communication. The reader circuit is coupled to the antenna and is configured to receive the RF signal. The gate driver circuit is coupled to the reader circuit and the pixel array. The reader circuit is further configured to generate a clock signal according to the RF signal and transmit the clock signal to the gate drive circuit. The gate driver circuit is configured to generate scanning signals according to the clock signal and transmit the scanning signals to the pixel array.
    Type: Application
    Filed: December 26, 2019
    Publication date: December 24, 2020
    Inventors: Ya-Ting LIN, Chung-Hung CHEN
  • Publication number: 20200258467
    Abstract: An electronic device, including an antenna, includes a pixel array, a control circuit, and a gate driver. The control circuit is coupled with the antenna, and configured to receive a RF signal from the antenna. The gate driver is coupled with the control circuit and the pixel array, and includes multiple shift registers. Each of the multiple shift registers is configured to output a scan signal to the pixel array. The control circuit is configured to output a triggering signal to a first-stage shift register of the multiple shift registers. When the control circuit receives the RF signal, the triggering signal has a triggering pulse. When the first-stage shift register receives the triggering pulse, the first-stage shift register outputs the scan signal having an enabling voltage level.
    Type: Application
    Filed: August 19, 2019
    Publication date: August 13, 2020
    Inventors: Ya-Ting LIN, Chung-Hung CHEN
  • Patent number: 10062751
    Abstract: A semiconductor device comprises a fin shaped structure, a shallow trench isolation, a diffusion break structure and a gate electrode. The fin shaped structure is disposed on a substrate. The shallow trench isolation is disposed in the substrate and surrounds the fin shaped structure. The diffusion break structure is disposed in the fin shaped structure, and the gate electrode is disposed across the fin shaped structure.
    Type: Grant
    Filed: January 9, 2017
    Date of Patent: August 28, 2018
    Assignee: UNITED MICROELECTRONICS CORP.
    Inventors: Hou-Jen Chiu, Ya-Ting Lin, Mei-Ling Chao, Tien-Hao Tang, Kuan-Cheng Su
  • Publication number: 20180158902
    Abstract: A semiconductor device comprises a fin shaped structure, a shallow trench isolation, a diffusion break structure and a gate electrode. The fin shaped structure is disposed on a substrate. The shallow trench isolation is disposed in the substrate and surrounds the fin shaped structure. The diffusion break structure is disposed in the fin shaped structure, and the gate electrode is disposed across the fin shaped structure.
    Type: Application
    Filed: January 9, 2017
    Publication date: June 7, 2018
    Inventors: Hou-Jen Chiu, Ya-Ting Lin, Mei-Ling Chao, Tien-Hao Tang, Kuan-Cheng Su
  • Patent number: 9865196
    Abstract: A display panel includes a display area first and second gate line driving circuits. The display area includes a plurality of pixels is configured to determine how to process a data transmitted on a data line according to first and second control signals transmitted on first and second gate lines respectively and a second control signal transmitted on a second gate line and determine when to emit light according to a light emitting control signal transmitted on a light emitting control line. The first gate line driving circuit is coupled to the first gate line and for providing the first control signal thereto. The second gate line driving circuit is coupled to the second gate line and the light emitting control line and configured to provide the second control signal and the light emitting control signal thereto, respectively.
    Type: Grant
    Filed: February 19, 2015
    Date of Patent: January 9, 2018
    Assignee: AU OPTRONICS CORP.
    Inventors: Ya-Ting Lin, Yu-Sheng Huang
  • Patent number: 9640527
    Abstract: An electrostatic discharge (ESD) protection device includes a first trigger element and a first silicon control rectifier (SCR) element. The first trigger element has a first parasitic bipolar junction transistor (BJT) formed in a substrate. The first SCR element has a second parasitic BJT formed in the substrate. The first parasitic BJT and the second parasitic BJT has a common parasitic bipolar base, and the first parasitic BJT has a trigger voltage substantially lower than that of the second parasitic BJT.
    Type: Grant
    Filed: June 2, 2015
    Date of Patent: May 2, 2017
    Assignee: UNITED MICROELECTRONICS CORP.
    Inventors: Ya-Ting Lin, Yi-Chun Chen, Tien-Hao Tang
  • Patent number: 9542884
    Abstract: A display panel includes a display area first and second gate line driving circuits. The display area includes a plurality of pixels is configured to determine how to process a data transmitted on a data line according to first and second control signals transmitted on first and second gate lines respectively and a second control signal transmitted on a second gate line and determine when to emit light according to a light emitting control signal transmitted on a light emitting control line. The first gate line driving circuit is coupled to the first gate line and for providing the first control signal thereto. The second gate line driving circuit is coupled to the second gate line and the light emitting control line and configured to provide the second control signal and the light emitting control signal thereto, respectively.
    Type: Grant
    Filed: August 18, 2014
    Date of Patent: January 10, 2017
    Assignee: AU OPTRONICS CORP.
    Inventors: Ya-Ting Lin, Ting-Wei Guo