Patents by Inventor Yann Civale

Yann Civale has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9646930
    Abstract: A semiconductor device having through-substrate vias is disclosed. In one aspect, the device includes a substrate having at least one front-end-of-line (FEOL) device and a back-end-of-line (BEOL) comprising a metal pad. The device additionally includes at least one first contact plug contacting the at least one FEOL device and at least one second contact plug underneath the metal pad and in electrical contact therewith. At least one second contact plug has one end contacting the metal pad and has other end contacting a material that is not part of a FEOL device.
    Type: Grant
    Filed: August 18, 2014
    Date of Patent: May 9, 2017
    Assignee: IMEC
    Inventors: Deniz Sabuncuoglu Tezcan, Yann Civale, Bart Swinnen, Eric Beyne
  • Publication number: 20150035168
    Abstract: A semiconductor device having through-substrate vias is disclosed. In one aspect, the device includes a substrate having at least one front-end-of-line (FEOL) device and a back-end-of-line (BEOL) comprising a metal pad. The device additionally includes at least one first contact plug contacting the at least one FEOL device and at least one second contact plug underneath the metal pad and in electrical contact therewith. At least one second contact plug has one end contacting the metal pad and has other end contacting a material that is not part of a FEOL device.
    Type: Application
    Filed: August 18, 2014
    Publication date: February 5, 2015
    Inventors: Deniz Sabuncuoglu Tezcan, Yann Civale, Bart Swinnen, Eric Beyne
  • Patent number: 8809188
    Abstract: A method of fabricating through substrate vias is disclosed. In one aspect, vias are etched from the backside of the substrate down to shallow trench isolation (STI) or the pre-metal dielectric stack (PMD). Extra contacts between metal 1 contact pads and the through-wafer vias are fabricated for realizing the contact between the through wafer vias and the back-end-of-line of the semiconductor chips.
    Type: Grant
    Filed: September 17, 2010
    Date of Patent: August 19, 2014
    Assignee: IMEC
    Inventors: Deniz Sabuncuoglu Tezcan, Yann Civale, Bart Swinnen, Eric Beyne
  • Patent number: 8647920
    Abstract: Ultra-low capacitance interconnect structures, preferably Through Silicon Via (TSV) interconnects and methods for fabricating said interconnects are disclosed. The fabrication method comprises the steps of providing a substrate having a first main surface, producing at least one hollow trench-like structure therein from the first main surface, said trench-like structure surrounding an inner pillar structure of substrate material, depositing a dielectric liner which pinches off said hollow trench-like structure at the first main surface such that an airgap is created in the center of hollow trench-like structure and further creating a TSV hole and filling it at least partly with conductive material.
    Type: Grant
    Filed: July 14, 2011
    Date of Patent: February 11, 2014
    Assignee: IMEC VZW
    Inventors: Deniz Sabuncuoglu Tezcan, Yann Civale, Eric Beyne
  • Publication number: 20120013022
    Abstract: Ultra-low capacitance interconnect structures, preferably Through Silicon Via (TSV) interconnects and methods for fabricating said interconnects are disclosed. The fabrication method comprises the steps of providing a substrate having a first main surface, producing at least one hollow trench-like structure therein from the first main surface, said trench-like structure surrounding an inner pillar structure of substrate material, depositing a dielectric liner which pinches off said hollow trench-like structure at the first main surface such that an airgap is created in the center of hollow trench-like structure and further creating a TSV hole and filling it at least partly with conductive material.
    Type: Application
    Filed: July 14, 2011
    Publication date: January 19, 2012
    Applicant: IMEC
    Inventors: Deniz Sabuncuoglu Tezcan, Yann Civale, Eric Beyne
  • Publication number: 20110089572
    Abstract: A method of fabricating through substrate vias is disclosed. In one aspect, vias are etched from the backside of the substrate down to shallow trench isolation (STI) or the pre-metal dielectric stack (PMD). Extra contacts between metal 1 contact pads and the through-wafer vias are fabricated for realizing the contact between the through wafer vias and the back-end-of-line of the semiconductor chips.
    Type: Application
    Filed: September 17, 2010
    Publication date: April 21, 2011
    Applicant: IMEC
    Inventors: Deniz Sabuncuoglu Tezcan, Yann Civale, Bart Swinnen, Eric Beyne