Patents by Inventor Yasuhiro YADOGUCHI

Yasuhiro YADOGUCHI has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20220320068
    Abstract: A semiconductor integrated circuit includes a first semiconductor layer, a second semiconductor layer, and a first cell and a second cell which are arranged adjacent to each other along a first direction. Each of the first cell and the second cell has a polygonal boundary shape with n (where, n is a natural number of >4) sides. The first cell includes a plurality of first MOS transistors and a plurality of second MOS transistors. The second cell includes a plurality of third MOS transistors and a plurality of fourth MOS transistors. The first cell and the second cell are arranged such that each of the first cell and the second cell has a region overlapping with each other in a second direction.
    Type: Application
    Filed: March 30, 2021
    Publication date: October 6, 2022
    Inventor: Yasuhiro YADOGUCHI
  • Publication number: 20210249400
    Abstract: A semiconductor device includes first and second semiconductor layers, first and second basic logic cells, and a tap cell. Each of the first and second basic logic cells includes a gate electrode, and first to fourth diffusion layers. The tap cell includes a dummy gate pattern, fifth and sixth diffusion layers, and first and second wiring layers. The first wiring layer is electrically connected to the fifth diffusion layer. The second wiring layer is electrically connected to the sixth diffusion layer.
    Type: Application
    Filed: February 7, 2020
    Publication date: August 12, 2021
    Inventor: Yasuhiro YADOGUCHI
  • Patent number: 10748933
    Abstract: Provided is a semiconductor device in which influence resulting from a cell function change can be reduced. The semiconductor device includes a function cell designed using a basic cell including a first wiring layer provided over a main surface of a semiconductor substrate and having a predetermined pattern and a second wiring layer provided over the first wiring layer and having a predetermined pattern. The function cell corresponds to the basic cell which is modified to have a predetermined function by changing the pattern of the second wiring layer at a design stage. The function cell has a first layout and a second layout which are disposed in juxtaposition in one direction in a plane parallel with the main surface. The function cell is provided with the predetermined function by coupling together wires belonging to the respective second wiring layers of the first layout and the second layout.
    Type: Grant
    Filed: November 6, 2018
    Date of Patent: August 18, 2020
    Assignee: RENESAS ELECTRONICS CORPORATION
    Inventors: Yasuhiro Yadoguchi, Takashi Fujii
  • Publication number: 20190198529
    Abstract: Provided is a semiconductor device in which influence resulting from a cell function change can be reduced. The semiconductor device includes a function cell designed using a basic cell including a first wiring layer provided over a main surface of a semiconductor substrate and having a predetermined pattern and a second wiring layer provided over the first wiring layer and having a predetermined pattern. The function cell corresponds to the basic cell which is modified to have a predetermined function by changing the pattern of the second wiring layer at a design stage. The function cell has a first layout and a second layout which are disposed in juxtaposition in one direction in a plane parallel with the main surface. The function cell is provided with the predetermined function by coupling together wires belonging to the respective second wiring layers of the first layout and the second layout.
    Type: Application
    Filed: November 6, 2018
    Publication date: June 27, 2019
    Inventors: Yasuhiro YADOGUCHI, Takashi FUJII
  • Patent number: 8566763
    Abstract: A computer device which performs logic synthesis using hardware description and a component in a cell library and generates a net list of a logic circuit including a series path of a clock synchronous sequential circuit and a combinational circuit performs optimization processing for decreasing the number of gate stages in a critical path between sequential circuits in the data path by using a third sequential circuit having a negative-logic input terminal and a negative-logic non-inverted output terminal and a fourth sequential circuit having a negative-logic input terminal and a negative-logic inverted output terminal in addition to a first sequential circuit having a positive-logic input terminal and a positive-logic non-inverted output terminal and a second sequential circuit having a positive-logic input terminal and a positive-logic inverted output terminal.
    Type: Grant
    Filed: April 25, 2012
    Date of Patent: October 22, 2013
    Assignee: Renesas Electronics Corporation
    Inventors: Hiroharu Shimizu, Yasuhiro Yadoguchi
  • Publication number: 20120274354
    Abstract: A computer device which performs logic synthesis using hardware description and a component in a cell library and generates a net list of a logic circuit including a series path of a clock synchronous sequential circuit and a combinational circuit performs optimization processing for decreasing the number of gate stages in a critical path between sequential circuits in the data path by using a third sequential circuit having a negative-logic input terminal and a negative-logic non-inverted output terminal and a fourth sequential circuit having a negative-logic input terminal and a negative-logic inverted output terminal in addition to a first sequential circuit having a positive-logic input terminal and a positive-logic non-inverted output terminal and a second sequential circuit having a positive-logic input terminal and a positive-logic inverted output terminal.
    Type: Application
    Filed: April 25, 2012
    Publication date: November 1, 2012
    Applicant: RENESAS ELECTRONICS CORPORATION
    Inventors: Hiroharu SHIMIZU, Yasuhiro YADOGUCHI