Patents by Inventor Yi-Shiung Lee

Yi-Shiung Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7230323
    Abstract: A ground-enhanced semiconductor package and a lead frame used in the package are provided. The semiconductor package includes a lead frame having a die pad, a plurality of tie bars connected with and supporting the die pad, a plurality of leads surrounding the die pad, and a ground structure, wherein the ground structure comprises at least one of first ground portions connected to the tie bars, and/or at least one of second ground portions connected to the die pad, and wherein the first ground portions are separate from each other, and the second ground portions are separate from each other; at least one chip mounted on the die pad and electrically connected to the leads and the ground structure; and an encapsulation body for encapsulating the chip and the lead frame. The separately-arranged ground portions allow thermal stresses to be released from the ground structure without rendering deformation issues.
    Type: Grant
    Filed: August 5, 2003
    Date of Patent: June 12, 2007
    Assignee: Siliconware Precision Industries Co., Ltd.
    Inventors: Yi-Shiung Lee, Chun-Yuan Li, Holman Chen, Shih-Tsun Huang, Chih-Yung Yun
  • Publication number: 20040238921
    Abstract: A ground-enhanced semiconductor package and a lead frame used in the package are provided. The semiconductor package includes a lead frame having a die pad, a plurality of tie bars connected with and supporting the die pad, a plurality of leads surrounding the die pad, and a ground structure, wherein the ground structure comprises at least one of first ground portions connected to the tie bars, and/or at least one of second ground portions connected to the die pad, and wherein the first ground portions are separate from each other, and the second ground portions are separate from each other; at least one chip mounted on the die pad and electrically connected to the leads and the ground structure; and an encapsulation body for encapsulating the chip and the lead frame. The separately-arranged ground portions allow thermal stresses to be released from the ground structure without rendering deformation issues.
    Type: Application
    Filed: August 5, 2003
    Publication date: December 2, 2004
    Applicant: Silicon Precision Industries Co., Ltd
    Inventors: Yi-Shiung Lee, Chun-Yuan Li, Holman Chen, Shih-Tsun Huang, Chih-Yung Yun