Patents by Inventor Yoko Furihata

Yoko Furihata has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10038006
    Abstract: A three dimensional NAND memory device includes word line driver devices located on or over a substrate, an alternating stack of word lines and insulating layers located over the word line driver devices, a plurality of memory stack structures extending through the alternating stack, each memory stack structure including a memory film and a vertical semiconductor channel, and through-memory-level via structures which electrically couple the word lines in a first memory block to the word line driver devices. The through-memory-level via structures extend through a through-memory-level via region located between a staircase region of the first memory block and a staircase region of another memory block.
    Type: Grant
    Filed: September 19, 2016
    Date of Patent: July 31, 2018
    Assignee: SANDISK TECHNOLOGIES LLC
    Inventors: Yoko Furihata, Jixin Yu, Hiroyuki Ogawa, James Kai, Jin Liu, Johann Alsmeier
  • Patent number: 9978766
    Abstract: A first tier structure including a first alternating stack of first insulating layers and first sacrificial material layers is formed over a substrate. First support openings and first memory openings are formed through the first tier structure. A dielectric material portion providing electrical isolation from the substrate is formed in each first memory openings. A second tier structure including a second alternating stack of second insulating layers and second sacrificial material layers is formed the first tier structure. Second support openings and second memory openings are formed through the second tier structure above the first support openings and the first memory openings. Memory stack structures are formed in inter-tier openings formed by adjoining the first and second memory openings.
    Type: Grant
    Filed: November 9, 2016
    Date of Patent: May 22, 2018
    Assignee: SANDISK TECHNOLOGIES LLC
    Inventors: Naohiro Hosoda, Takeshi Kawamura, Yoko Furihata, Kota Funayama
  • Publication number: 20180130812
    Abstract: A first tier structure including a first alternating stack of first insulating layers and first sacrificial material layers is formed over a substrate. First support openings and first memory openings are formed through the first tier structure. A dielectric material portion providing electrical isolation from the substrate is formed in each first memory openings. A second tier structure including a second alternating stack of second insulating layers and second sacrificial material layers is formed the first tier structure. Second support openings and second memory openings are formed through the second tier structure above the first support openings and the first memory openings. Memory stack structures are formed in inter-tier openings formed by adjoining the first and second memory openings.
    Type: Application
    Filed: November 9, 2016
    Publication date: May 10, 2018
    Inventors: Naohiro HOSODA, Takeshi KAWAMURA, Yoko FURIHATA, Kota FUNAYAMA
  • Patent number: 9818759
    Abstract: A three dimensional NAND memory device includes word line driver devices located on or over a substrate, an alternating stack of word lines and insulating layers located over the word line driver devices, a plurality of memory stack structures extending through the alternating stack, each memory stack structure including a memory film and a vertical semiconductor channel, and through-memory-level via structures which electrically couple the word lines in a first memory block to the word line driver devices. The through-memory-level via structures extend through a through-memory-level via region located between a staircase region of the first memory block and a staircase region of another memory block.
    Type: Grant
    Filed: September 19, 2016
    Date of Patent: November 14, 2017
    Assignee: SANDISK TECHNOLOGIES LLC
    Inventors: James Kai, Jin Liu, Johann Alsmeier, Jixin Yu, Yoko Furihata, Hiroyuki Ogawa
  • Patent number: 9818693
    Abstract: A three dimensional NAND memory device includes word line driver devices located on or over a substrate, an alternating stack of word lines and insulating layers located over the word line driver devices, a plurality of memory stack structures extending through the alternating stack, each memory stack structure including a memory film and a vertical semiconductor channel, and through-memory-level via structures which electrically couple the word lines in a first memory block to the word line driver devices. The through-memory-level via structures extend through a through-memory-level via region located between a staircase region of the first memory block and a staircase region of another memory block.
    Type: Grant
    Filed: September 19, 2016
    Date of Patent: November 14, 2017
    Assignee: SANDISK TECHNOLOGIES LLC
    Inventors: Fumiaki Toyama, Hiroyuki Ogawa, Yoko Furihata, James Kai, Yuki Mizutani, Jixin Yu, Jin Liu, Johann Alsmeier
  • Publication number: 20170179026
    Abstract: A three dimensional NAND memory device includes word line driver devices located on or over a substrate, an alternating stack of word lines and insulating layers located over the word line driver devices, a plurality of memory stack structures extending through the alternating stack, each memory stack structure including a memory film and a vertical semiconductor channel, and through-memory-level via structures which electrically couple the word lines in a first memory block to the word line driver devices. The through-memory-level via structures extend through a through-memory-level via region located between a staircase region of the first memory block and a staircase region of another memory block.
    Type: Application
    Filed: September 19, 2016
    Publication date: June 22, 2017
    Inventors: Fumiaki Toyama, Hiroyuki Ogawa, Yoko Furihata, James Kai, Yuki Mizutani, Jixin Yu, Jin Liu, Johann Alsmeier
  • Publication number: 20170179154
    Abstract: A three dimensional NAND memory device includes word line driver devices located on or over a substrate, an alternating stack of word lines and insulating layers located over the word line driver devices, a plurality of memory stack structures extending through the alternating stack, each memory stack structure including a memory film and a vertical semiconductor channel, and through-memory-level via structures which electrically couple the word lines in a first memory block to the word line driver devices. The through-memory-level via structures extend through a through-memory-level via region located between a staircase region of the first memory block and a staircase region of another memory block.
    Type: Application
    Filed: September 19, 2016
    Publication date: June 22, 2017
    Inventors: Yoko FURIHATA, Jixin YU, Hiroyuki OGAWA, James KAI, Jin LIU, Johann ALSMEIER
  • Publication number: 20170179151
    Abstract: A three dimensional NAND memory device includes word line driver devices located on or over a substrate, an alternating stack of word lines and insulating layers located over the word line driver devices, a plurality of memory stack structures extending through the alternating stack, each memory stack structure including a memory film and a vertical semiconductor channel, and through-memory-level via structures which electrically couple the word lines in a first memory block to the word line driver devices. The through-memory-level via structures extend through a through-memory-level via region located between a staircase region of the first memory block and a staircase region of another memory block.
    Type: Application
    Filed: September 19, 2016
    Publication date: June 22, 2017
    Inventors: James Kai, Jin Liu, Johann Alsmeier, Jixin Yu, Yoko Furihata, Hiroyuki Ogawa
  • Patent number: 9401305
    Abstract: A pattern of parallel lines defines first regions where no conductive material is to be located, a distance between adjacent lines in the first regions being smaller than a predetermined distance, and defines second regions where conductive material is to be located, a distance between adjacent lines in the second regions being larger than the predetermined distance. A subsequent layer caps air gaps between lines in the first regions. Conductive material is then deposited and planarized to form lines of conductive material in the second regions.
    Type: Grant
    Filed: November 5, 2014
    Date of Patent: July 26, 2016
    Assignee: SanDisk Technologies LLC
    Inventors: Yuji Takahashi, Takuya Futase, Yoko Furihata, Satoshi Kamata
  • Publication number: 20160126130
    Abstract: A pattern of parallel lines defines first regions where no conductive material is to be located, a distance between adjacent lines in the first regions being smaller than a predetermined distance, and defines second regions where conductive material is to be located, a distance between adjacent lines in the second regions being larger than the predetermined distance. A subsequent layer caps air gaps between lines in the first regions. Conductive material is then deposited and planarized to form lines of conductive material in the second regions.
    Type: Application
    Filed: November 5, 2014
    Publication date: May 5, 2016
    Inventors: Yuji Takahashi, Takuya Futase, Yoko Furihata, Satoshi Kamata