Patents by Inventor Yong-Hoon Son

Yong-Hoon Son has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20170345843
    Abstract: A vertical memory device includes a plurality of stacked structures, at least one inter-structure layer, and a channel structure. The plurality of stacked structures comprises a plurality of gate electrodes and a plurality of insulation film patterns that are alternately and repeatedly stacked on a substrate. At least one inter-structure layer is positioned between the two stacked structures adjacent to each other from among the plurality of stacked structures. A channel structure penetrates the plurality of stacked structures and the at least one inter-structure layer, the channel structure extending in the first direction, the channel structure being connected to the substrate.
    Type: Application
    Filed: January 4, 2017
    Publication date: November 30, 2017
    Inventors: Eun-young Lee, Yong-hoon Son, Jae-young Ahn
  • Publication number: 20170317079
    Abstract: A semiconductor device includes a substrate having an active pattern, a conductive pattern crossing the active pattern, a spacer structure on at least one side surface of the conductive pattern, and a capping structure on the conductive pattern. The capping structure includes a first capping pattern and a second capping pattern. The second capping pattern is disposed on a top surface of the first capping pattern and a top surface of the spacer structure.
    Type: Application
    Filed: January 24, 2017
    Publication date: November 2, 2017
    Inventors: YOONJAE KIM, CHEOL KIM, YONG-HOON SON, JIN-HYUK YOO, WOOJIN JUNG
  • Publication number: 20170294445
    Abstract: A non-volatile memory structure can include a substrate extending horizontally and a filling insulating pattern extending vertically from the substrate. A plurality of active channel patterns can extend vertically from the substrate in a zig-zag pattern around a perimeter of the filling insulating pattern, where each of the active channel patterns having a respective non-circular shaped horizontal cross-section. A vertical stack of a plurality of gate lines can each extend horizontally around the filling insulating pattern and the plurality of active channel patterns.
    Type: Application
    Filed: March 23, 2017
    Publication date: October 12, 2017
    Inventors: YONG-HOON SON, HANMEI CHOI, KIHYUN HWANG
  • Patent number: 9716181
    Abstract: A semiconductor device includes a polycrystalline semiconductor layer on a substrate, first and second stacks on the polycrystalline semiconductor layer, the first and second stacks extending in a first direction, a separation trench between the first and second stacks and extending in the first direction, the separation trench separating the first and second stacks in a second direction crossing the first direction, and vertical channel structures vertically passing through each of the first and second stacks, wherein the polycrystalline semiconductor layer includes a first grain region and a second grain region in contact with each other, the first and second grain region being adjacent to each other along the second direction, and wherein each of the first and second grain regions includes a plurality of crystal grains, each crystal grain having a longitudinal axis parallel to the second direction.
    Type: Grant
    Filed: June 8, 2016
    Date of Patent: July 25, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Phil Ouk Nam, Yong-Hoon Son, Kyunghyun Kim, Byeongju Kim, Kwangchul Park, Yeon-Sil Sohn, Jin-l Lee, JongHeun Lim, Wonbong Jung
  • Publication number: 20170098656
    Abstract: A semiconductor memory device includes insulating patterns and gate patterns alternately stacked on a substrate, a channel structure that intersects the insulating patterns and the gate patterns and connected to the substrate, a charge storage structure between the channel structure and the gate patterns, and a contact structure on the substrate at a side of the insulating patterns and the gate patterns. One of the gate patterns includes a first barrier pattern between a first insulating pattern of the insulating patterns and a second insulating pattern of the insulating patterns adjacent the first insulating pattern in a first direction perpendicular to a main surface of the substrate, the first barrier pattern defining a concave region between a first portion of the first barrier pattern extending along the first insulating pattern and a second portion extending along the second insulating pattern, and a metal pattern in the concave region.
    Type: Application
    Filed: August 25, 2016
    Publication date: April 6, 2017
    Inventors: Yong-Hoon Son, Kyunghyun KIM, Byeongju KIM, Phil Ouk NAM, Kwangchul PARK, Yeon-Sil SOHN, Jin-I LEE, Wonbong Jung
  • Publication number: 20170084532
    Abstract: A vertical memory device includes a substrate, a plurality of channels on the substrate and extending in a vertical direction with respect to a top surface of the substrate, a plurality of non-metal gate patterns surrounding the channels and being stacked on top of each other and spaced apart from each other along the vertical direction, and a plurality of metal gate patterns stacked on top of each other. The metal gate patterns are spaced apart from each other along the vertical direction. Each of the metal gate patterns surrounds a corresponding one of the non-metal gate patterns.
    Type: Application
    Filed: September 21, 2016
    Publication date: March 23, 2017
    Inventors: Yong-Hoon SON, Cha-Dong YEO, Han-Mei CHOI, Kyung-Hyun KIM, Phil-Ouk NAM, Kwang-Chui PARK, Yeon-Sil SOHN, Jin-I LEE, Won-Bong JUNG
  • Publication number: 20170069637
    Abstract: A nonvolatile memory device includes a conductive line disposed on a substrate and vertically extended from the substrate, a first channel layer disposed on the substrate and vertically extended from the substrate, wherein the first channel layer is spaced apart from the conductive line, a second channel layer vertically extended from the substrate, wherein the second channel layer is disposed between the first channel layer and the conductive line, a first gate electrode disposed between the conductive line and the second channel layer, wherein the first gate electrode includes a first portion having a first thickness and a second portion having a second thickness that is different from the first thickness, and a second gate electrode disposed between the first channel layer and the second channel layer, wherein the second gate electrode has the second thickness.
    Type: Application
    Filed: August 30, 2016
    Publication date: March 9, 2017
    Inventors: YONG-HOON SON, JONG-WON KIM, CHANG-SEOK KANG, YOUNG-WOO PARK, JAE-DUK LEE, KYUNG-HYUN KIM, BYEONG-JU KIM, PHIL-OUK NAM, KWANG-CHUL PARK, YEON-SIL SOHN, JIN-I LEE, WON-BONG JUNG
  • Publication number: 20170062471
    Abstract: A semiconductor memory device is disclosed. The device may include a stack including gate electrodes stacked on a substrate in a vertical direction and insulating patterns interposed between the gate electrodes, vertical channels passing through the stack and connected to the substrate, a tunnel insulating layer enclosing each of the vertical channels, charge storing patterns provided between the tunnel insulating layer and the gate electrodes and spaced apart from each other in the vertical direction, blocking insulating patterns provided between the charge storing patterns and the gate electrodes and spaced apart from each other in the vertical direction, and a bit line crossing the stack and connected to the vertical channels. The blocking insulating patterns may have a vertical thickness that is greater than that of the gate electrodes.
    Type: Application
    Filed: August 27, 2016
    Publication date: March 2, 2017
    Inventors: Yong-Hoon SON, JIN-I LEE, Kyunghyun KIM, Byeongju KIM, Phil Ouk NAM, Kwangchul PARK, Yeon-Sil SOHN, JongHeun LIM, Wonbong Jung
  • Publication number: 20170025545
    Abstract: A semiconductor device includes a polycrystalline semiconductor layer on a substrate, first and second stacks on the polycrystalline semiconductor layer, the first and second stacks extending in a first direction, a separation trench between the first and second stacks and extending in the first direction, the separation trench separating the first and second stacks in a second direction crossing the first direction, and vertical channel structures vertically passing through each of the first and second stacks, wherein the polycrystalline semiconductor layer includes a first grain region and a second grain region in contact with each other, the first and second grain region being adjacent to each other along the second direction, and wherein each of the first and second grain regions includes a plurality of crystal grains, each crystal grain having a longitudinal axis parallel to the second direction.
    Type: Application
    Filed: June 8, 2016
    Publication date: January 26, 2017
    Inventors: Phil Ouk NAM, Yong-Hoon SON, Kyunghyun KIM, Byeongju KIM, Kwangchul PARK, Yeon-Sil SOHN, Jin-I LEE, JongHeun LIM, Wonbong JUNG
  • Publication number: 20170012054
    Abstract: In a vertical-type memory device and a method of manufacturing the vertical-type memory device, the vertical memory device includes an insulation layer pattern of a linear shape provided on a substrate, pillar-shaped single-crystalline semiconductor patterns provided on both sidewalls of the insulation layer pattern and transistors provided on a sidewall of each of the single-crystalline semiconductor patterns. The transistors are arranged in a vertical direction of the single-crystalline semiconductor pattern, and thus the memory device may be highly integrated.
    Type: Application
    Filed: September 26, 2016
    Publication date: January 12, 2017
    Inventors: Yong-Hoon Son, Jong-Wook Lee, Jong-Hyuk Kang
  • Publication number: 20160358927
    Abstract: A memory device, including a first memory region including a first substrate, a plurality of first semiconductor devices on the first substrate, and a first interlayer insulating layer covering the plurality of first semiconductor devices; and a second memory region including a second substrate on the first interlayer insulating layer and a plurality of second semiconductor devices on the second substrate, the second substrate including a first region in a plurality of grooves in the first interlayer insulating layer and a second region including grains extending from the first region, the second region being on an upper surface of the first interlayer insulating layer.
    Type: Application
    Filed: February 22, 2016
    Publication date: December 8, 2016
    Inventors: Phil Ouk NAM, Yong Hoon SON, Kyung Hyun KIM, Byeong Ju KIM, Kwang Chul PARK, Yeon Sil SOHN, Jin I LEE, Jong Heun LIM, Won Bong JUNG
  • Publication number: 20160343730
    Abstract: A vertical memory device includes a substrate, a channel on the substrate, extending in a vertical direction with respect to a top surface of the substrate, and including a protrusion at a lower portion of the channel, the protrusion extending in a parallel direction with respect to the top surface of the substrate, a semiconductor pattern connecting the protrusion and the substrate, and gate lines stacked and spaced apart from each other in the vertical direction, the gate lines on the protrusion and the semiconductor pattern and surrounding the channel.
    Type: Application
    Filed: May 16, 2016
    Publication date: November 24, 2016
    Inventors: Yong-Hoon Son, Kyung-Hyun KIM, Byeong-Ju KIM, Phil-Ouk NAM, Kwang Chul PARK, Yeon-Sil SOHN, Jin-I LEE, Jong-Heun LIM, Won-Bong JUNG, Kohji KANAMORI
  • Patent number: 9496277
    Abstract: In a vertical-type memory device and a method of manufacturing the vertical-type memory device, the vertical memory device includes an insulation layer pattern of a linear shape provided on a substrate, pillar-shaped single-crystalline semiconductor patterns provided on both sidewalls of the insulation layer pattern and transistors provided on a sidewall of each of the single-crystalline semiconductor patterns. The transistors are arranged in a vertical direction of the single-crystalline semiconductor pattern, and thus the memory device may be highly integrated.
    Type: Grant
    Filed: May 28, 2015
    Date of Patent: November 15, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yong-Hoon Son, Jong-Wook Lee, Jong-Hyuk Kang
  • Patent number: 9466612
    Abstract: Methods of forming semiconductor devices may be provided. A method of forming a semiconductor device may include patterning first and second material layers to form a first through region exposing a substrate. The method may include forming a first semiconductor layer in the first through region on the substrate and on sidewalls of the first and second material layers. In some embodiments, the method may include forming a buried layer filling the first through region on the first semiconductor layer. In some embodiments, the method may include removing a portion of the buried layer to form a second through region between the sidewalls of the first and second material layers. Moreover, the method may include forming a second semiconductor layer in the second through region.
    Type: Grant
    Filed: December 31, 2015
    Date of Patent: October 11, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jung Ho Kim, Daehyun Jang, Myoungbum Lee, Kihyun Hwang, Sangryol Yang, Yong-Hoon Son, Ju-Eun Kim, Sunghae Lee, Dongwoo Kim, JinGyun Kim
  • Patent number: 9356033
    Abstract: Nonvolatile memory devices include a string of nonvolatile memory cells on a substrate. This string of nonvolatile memory cells includes a first vertical stack of nonvolatile memory cells on the substrate and a string selection transistor on the first vertical stack of nonvolatile memory cells. A second vertical stack of nonvolatile memory cells is also provided on the substrate and a ground selection transistor is provided on the second vertical stack of nonvolatile memory cells. This second vertical stack of nonvolatile memory cells is provided adjacent the first vertical stack of nonvolatile memory cells. A conjunction doped semiconductor region is provided in the substrate. This conjunction doped region electrically connects the first vertical stack of nonvolatile memory cells in series with the second vertical stack of nonvolatile memory cells so that these stacks can operate as a single NAND-type string of memory cells.
    Type: Grant
    Filed: July 28, 2015
    Date of Patent: May 31, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yong-Hoon Son, Jung Ho Kim, Seungjae Baik, Myoungbum Lee, Kihyun Hwang
  • Publication number: 20160118400
    Abstract: Methods of forming semiconductor devices may be provided. A method of forming a semiconductor device may include patterning first and second material layers to form a first through region exposing a substrate. The method may include forming a first semiconductor layer in the first through region on the substrate and on sidewalls of the first and second material layers. In some embodiments, the method may include forming a buried layer filling the first through region on the first semiconductor layer. In some embodiments, the method may include removing a portion of the buried layer to form a second through region between the sidewalls of the first and second material layers. Moreover, the method may include forming a second semiconductor layer in the second through region.
    Type: Application
    Filed: December 31, 2015
    Publication date: April 28, 2016
    Inventors: Jung Ho Kim, Daehyun Jang, Myoungbum Lee, Kihyun Hwang, Sangryol Yang, Yong-Hoon Son, Ju-Eun Kim, Sunghae Lee, Dongwoo Kim, JinGyun Kim
  • Patent number: 9257441
    Abstract: Methods of forming semiconductor devices may be provided. A method of forming a semiconductor device may include patterning first and second material layers to form a first through region exposing a substrate. The method may include forming a first semiconductor layer in the first through region on the substrate and on sidewalls of the first and second material layers. In some embodiments, the method may include forming a buried layer filling the first through region on the first semiconductor layer. In some embodiments, the method may include removing a portion of the buried layer to form a second through region between the sidewalls of the first and second material layers. Moreover, the method may include forming a second semiconductor layer in the second through region.
    Type: Grant
    Filed: November 18, 2013
    Date of Patent: February 9, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jung Ho Kim, Daehyun Jang, Myoungbum Lee, Kihyun Hwang, Sangryol Yang, Yong-Hoon Son, Ju-Eun Kim, Sunghae Lee, Dongwoo Kim, JinGyun Kim
  • Publication number: 20150333084
    Abstract: Nonvolatile memory devices include a string of nonvolatile memory cells on a substrate. This string of nonvolatile memory cells includes a first vertical stack of nonvolatile memory cells on the substrate and a string selection transistor on the first vertical stack of nonvolatile memory cells. A second vertical stack of nonvolatile memory cells is also provided on the substrate and a ground selection transistor is provided on the second vertical stack of nonvolatile memory cells. This second vertical stack of nonvolatile memory cells is provided adjacent the first vertical stack of nonvolatile memory cells. A conjunction doped semiconductor region is provided in the substrate. This conjunction doped region electrically connects the first vertical stack of nonvolatile memory cells in series with the second vertical stack of nonvolatile memory cells so that these stacks can operate as a single NAND-type string of memory cells.
    Type: Application
    Filed: July 28, 2015
    Publication date: November 19, 2015
    Inventors: Yong-Hoon Son, Jung Ho Kim, Seungjae Baik, Myoungbum Lee, Kihyun Hwang
  • Publication number: 20150263038
    Abstract: In a vertical-type memory device and a method of manufacturing the vertical-type memory device, the vertical memory device includes an insulation layer pattern of a linear shape provided on a substrate, pillar-shaped single-crystalline semiconductor patterns provided on both sidewalls of the insulation layer pattern and transistors provided on a sidewall of each of the single-crystalline semiconductor patterns. The transistors are arranged in a vertical direction of the single-crystalline semiconductor pattern, and thus the memory device may be highly integrated.
    Type: Application
    Filed: May 28, 2015
    Publication date: September 17, 2015
    Inventors: Yong-Hoon Son, Jong-Wook Lee, Jong-Hyuk Kang
  • Patent number: 9070581
    Abstract: In a vertical-type memory device and a method of manufacturing the vertical-type memory device, the vertical memory device includes an insulation layer pattern of a linear shape provided on a substrate, pillar-shaped single-crystalline semiconductor patterns provided on both sidewalls of the insulation layer pattern and transistors provided on a sidewall of each of the single-crystalline semiconductor patterns. The transistors are arranged in a vertical direction of the single-crystalline semiconductor pattern, and thus the memory device may be highly integrated.
    Type: Grant
    Filed: November 19, 2013
    Date of Patent: June 30, 2015
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Yong-Hoon Son, Jong-Wook Lee, Jong-Hyuk Kang