Patents by Inventor Yong She

Yong She has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11990395
    Abstract: Embodiments include semiconductor packages and a method of forming the semiconductor packages. A semiconductor package includes a package substrate with a top surface, a corner portion, and a plurality of solder balls on the top surface of the package substrate. The semiconductor package also includes a pattern on the corner portion of the package substrate. The pattern may have a width substantially equal to a width of the solder balls. The pattern may also include a continuous line having solder materials. The semiconductor package may include a plurality of conductive pads on the package substrate. The conductive pads may be coupled to the pattern. The pattern may have a z-height that is substantially equal to a z-height of the solder balls, and have one or more outer edges, where the outer edges of the pattern are sidewalls. The sidewalls of the pattern may be substantially vertical or tapered sidewalls.
    Type: Grant
    Filed: February 22, 2019
    Date of Patent: May 21, 2024
    Assignee: Intel Corporation
    Inventors: Xiaoying Tang, Zhicheng Ding, Bin Liu, Yong She, Zhijun Xu
  • Patent number: 11894344
    Abstract: An apparatus comprising: a die stack comprising at least one die pair, the at least one die pair having a first die over a second die, the first die and the second die both having a first surface and a second surface, the second surface of the first die over the first surface of the second die; and an adhesive film between the first die and the second die of the at least one die pair; wherein the adhesive film comprises an insulating layer and a conductive layer, the insulating layer adhering to the second surface of the first die and the conductive layer adhering to the first surface of the second die.
    Type: Grant
    Filed: April 6, 2022
    Date of Patent: February 6, 2024
    Assignee: Intel Corporation
    Inventors: Zhijun Xu, Bin Liu, Yong She, Zhicheng Ding
  • Patent number: 11881441
    Abstract: Stacked die semiconductor packages may include a spacer die disposed between stacked dies in the semiconductor package and the semiconductor package substrate. The spacer die translates thermally induced stresses on the solder connections between the substrate and an underlying member, such as a printed circuit board, from electrical structures communicably or conductively coupling the semiconductor package substrate to the underlying structure to mechanical structures that physically couple the semiconductor package to the underlying structure. The footprint area of the spacer die is greater than the sum of the footprint areas of the individual stacked dies in the semiconductor package and less than or equal to the footprint area of the semiconductor package substrate. The spacer die may have nay physical configuration, thickness, shape, or geometry. The spacer die may have a coefficient of thermal expansion similar to that of the lowermost semiconductor die in the die stack.
    Type: Grant
    Filed: September 29, 2017
    Date of Patent: January 23, 2024
    Assignee: Intel Corporation
    Inventors: Sireesha Gogineni, Andrew Kim, Yong She, Karissa J. Blue
  • Patent number: 11848281
    Abstract: A microelectronic device can include a polymer, a semiconductor, and a matching layer. The polymer can include a first coefficient of thermal expansion. The semiconductor can be coupled to the polymer layer. The matching layer can be adjacent the semiconductor, and the matching layer can include a second coefficient of thermal expansion that is about the same as the first coefficient of thermal expansion.
    Type: Grant
    Filed: August 2, 2021
    Date of Patent: December 19, 2023
    Assignee: Intel Corporation
    Inventors: Yong She, Bin Liu, Zhicheng Ding, Aiping Tan
  • Patent number: 11830848
    Abstract: Electronic device package technology is disclosed. An electronic device package in accordance with the present disclosure can include an electronic component, a redistribution layer, and an interposer electrically coupling the redistribution layer and the electronic component. The interposer can have interconnect interfaces on a top side electrically coupled to the electronic component and interconnect interfaces on a bottom side electrically coupled to the redistribution layer. A density of the interconnect interfaces on the top side can be greater than a density of the interconnect interfaces on the bottom side. Associated systems and methods are also disclosed.
    Type: Grant
    Filed: December 31, 2016
    Date of Patent: November 28, 2023
    Assignee: Intel Corporation
    Inventors: Zhicheng Ding, Bin Liu, Yong She, Hyoung Il Kim
  • Publication number: 20230352334
    Abstract: A chip transfer method includes: first, providing a stretchable layer, where the stretchable layer includes a first cloth layer and a second cloth layer, a plurality of first fibers and a plurality of second fibers located between the first cloth layer and the second cloth layer, and a plurality of intersections exist between the first fiber and the second fiber; sticking the stretchable layer to chips, where the first cloth layer is closer to the chips than the second cloth layer; then, separating a plurality of chips, where the plurality of separated chips are separately connected to the first fiber and the second fiber; respectively disposing, at a plurality of preset locations of the substrate, the plurality of chips stuck to the stretchable layer; and removing the first fiber and the second fiber.
    Type: Application
    Filed: July 20, 2021
    Publication date: November 2, 2023
    Inventors: Haohui Long, Shanshan Wei, Yong She, Jianping Fang
  • Patent number: 11742284
    Abstract: Embodiments described herein provide techniques of forming an interconnect structure using lithographic and deposition processes. The interconnect structure can be used to couple components of a semiconductor package. For one example, a semiconductor package includes a die stack and an interconnect structure formed on the die stack. The die stack comprises a plurality of dies. Each die in the die stack comprises: a first surface; a second surface opposite the first surface; sidewall surfaces coupling the first surface to the second surface; and a pad on the first surface. A one sidewall surface of one of the dies has a sloped profile. The semiconductor package also includes an interconnect structure positioned on the first surfaces and the sidewall with the sloped profile. In this semiconductor package, the interconnect structure electrically couples the pad on each of the dies to each other.
    Type: Grant
    Filed: December 12, 2018
    Date of Patent: August 29, 2023
    Assignee: Intel Corporation
    Inventors: Zhicheng Ding, Bin Liu, Yong She, Zhijun Xu
  • Publication number: 20230178442
    Abstract: A package structure includes a second substrate. A second component is connected to the second substrate, and at least a part of the second component is connected to the second connecting rod through the second heat dissipation block, so that heat of the at least a part of the second component can be further transferred to the second connecting rod through the second heat dissipation block, and then transferred, through the second connecting rod, to the second substrate or another structure connected to the second connecting rod. In this way, the heat of the second component is transferred out, and heat conduction paths of the second component are increased.
    Type: Application
    Filed: August 25, 2020
    Publication date: June 8, 2023
    Inventors: Zhimin DOU, Qiu CHEN, Runqing YE, Yong SHE, Fuqiang MA
  • Patent number: 11538746
    Abstract: A system in package includes a memory-die stack in memory module that is stacked vertically with respect to a processor die. Each memory die in the memory-die stack includes a vertical bond wire that emerges from a matrix for connection. Some configurations include the vertical bond wire emerging orthogonally beginning from a bond-wire pad. The matrix encloses the memory-die stack, the spacer, and at least a portion of the processor die.
    Type: Grant
    Filed: December 23, 2016
    Date of Patent: December 27, 2022
    Assignee: Intel Corporation
    Inventors: Zhicheng Ding, Yong She, Bin Liu, Aiping Tan, Li Deng
  • Publication number: 20220254757
    Abstract: Apparatuses, systems and methods associated with integrated circuit (IC) package design are disclosed herein. In embodiments, an IC package may include a first die and a second die. The IC package may include a spacer located between the first die and the second die, the spacer includes glass, and a molding compound that at least partially encompasses the first die, the second die, and the spacer. Other embodiments may be described and/or claimed.
    Type: Application
    Filed: April 18, 2022
    Publication date: August 11, 2022
    Inventors: Mao Guo, Hyoung Il Kim, Yong She, Sireesha Gogineni
  • Publication number: 20220230995
    Abstract: An apparatus comprising: a die stack comprising at least one die pair, the at least one die pair having a first die over a second die, the first die and the second die both having a first surface and a second surface, the second surface of the first die over the first surface of the second die; and an adhesive film between the first die and the second die of the at least one die pair; wherein the adhesive film comprises an insulating layer and a conductive layer, the insulating layer adhering to the second surface of the first die and the conductive layer adhering to the first surface of the second die.
    Type: Application
    Filed: April 6, 2022
    Publication date: July 21, 2022
    Applicant: INTEL CORPORATION
    Inventors: Zhijun Xu, Bin Liu, Yong She, Zhicheng Ding
  • Patent number: 11393788
    Abstract: Apparatuses, systems and methods associated with integrated circuit (IC) package design are disclosed herein. In embodiments, an IC package may include a first die and a second die. The IC package may include a spacer located between the first die and the second die, the spacer includes glass, and a molding compound that at least partially encompasses the first die, the second die, and the spacer. Other embodiments may be described and/or claimed.
    Type: Grant
    Filed: September 22, 2016
    Date of Patent: July 19, 2022
    Assignee: Intel Corporation
    Inventors: Mao Guo, Hyoung Il Kim, Yong She, Sireesha Gogineni
  • Publication number: 20220122907
    Abstract: Embodiments include semiconductor packages and a method of forming the semiconductor packages. A semiconductor package includes a package substrate with a top surface, a corner portion, and a plurality of solder balls on the top surface of the package substrate. The semiconductor package also includes a pattern on the corner portion of the package substrate. The pattern may have a width substantially equal to a width of the solder balls. The pattern may also include a continuous line having solder materials. The semiconductor package may include a plurality of conductive pads on the package substrate. The conductive pads may be coupled to the pattern. The pattern may have a z-height that is substantially equal to a z-height of the solder balls, and have one or more outer edges, where the outer edges of the pattern are sidewalls. The sidewalls of the pattern may be substantially vertical or tapered sidewalls.
    Type: Application
    Filed: February 22, 2019
    Publication date: April 21, 2022
    Inventors: Xiaoying TANG, 200241 DING, Bin LIU, Yong SHE, Zhijun XU
  • Patent number: 11302671
    Abstract: An apparatus comprising: a die stack comprising at least one die pair, the at least one die pair having a first die over a second die, the first die and the second die both having a first surface and a second surface, the second surface of the first die over the first surface of the second die; and an adhesive film between the first die and the second die of the at least one die pair; wherein the adhesive film comprises an insulating layer and a conductive layer, the insulating layer adhering to the second surface of the first die and the conductive layer adhering to the first surface of the second die.
    Type: Grant
    Filed: September 29, 2017
    Date of Patent: April 12, 2022
    Assignee: Intel Corporation
    Inventors: Zhijun Xu, Bin Liu, Yong She, Zhicheng Ding
  • Publication number: 20220093568
    Abstract: Embodiments include semiconductor packages and a method of forming the semiconductor packages. A semiconductor package includes a package substrate with a plurality of cavities, and a plurality of adhesives in the cavities of the package substrate. The semiconductor package also includes a plurality of stacked dies over the adhesives and the package substrate, where the stacked dies are coupled to the adhesives with spacers. The spacers may be positioned below outer edges of the stacked dies. The adhesives may include a plurality of films. The semiconductor package may further include a plurality of interconnects coupled to the stacked dies and package substrate, a plurality of electrical components on the package substrate, a mold layer over the stacked dies, interconnects, spacers, adhesives, and electrical components, and a plurality of adhesive layers coupled to the plurality of stacked dies, where one of the adhesive layers couples the stacked dies to the spacers.
    Type: Application
    Filed: February 22, 2019
    Publication date: March 24, 2022
    Inventors: Jianfeng HU, Zhicheng DING, Yong SHE, Zhijun XU
  • Publication number: 20220020704
    Abstract: A microelectronic device can include a polymer, a semiconductor, and a matching layer. The polymer can include a first coefficient of thermal expansion. The semiconductor can be coupled to the polymer layer. The matching layer can be adjacent the semiconductor, and the matching layer can include a second coefficient of thermal expansion that is about the same as the first coefficient of thermal expansion.
    Type: Application
    Filed: August 2, 2021
    Publication date: January 20, 2022
    Inventors: Yong She, Bin Liu, Zhicheng Ding, Aiping Tan
  • Publication number: 20210280558
    Abstract: Apparatuses, systems and methods associated with integrated circuit (IC) package design are disclosed herein. In embodiments, an IC package may include a first die and a second die. The IC package may include a spacer located between the first die and the second die, the spacer includes glass , and a molding compound that at least partially encompasses the first die, the second die, and the spacer. Other embodiments may be described and/or claimed.
    Type: Application
    Filed: September 22, 2016
    Publication date: September 9, 2021
    Inventors: Mao Guo, Hyoung Il Kim, Yong She, Sireesha Gogineni
  • Publication number: 20210265305
    Abstract: Electronic device package technology is disclosed. An electronic device package in accordance with the present disclosure can include an electronic component, a redistribution layer, and an interposer electrically coupling the redistribution layer and the electronic component. The interposer can have interconnect interfaces on a top side electrically coupled to the electronic component and interconnect interfaces on a bottom side electrically coupled to the redistribution layer. A density of the interconnect interfaces on the top side can be greater than a density of the interconnect interfaces on the bottom side. Associated systems and methods are also disclosed.
    Type: Application
    Filed: December 31, 2016
    Publication date: August 26, 2021
    Applicant: Intel Corporation
    Inventors: Zhicheng Ding, Bin Liu, Yong She, Hyoung Il Kim
  • Patent number: 11081451
    Abstract: A microelectronic device can include a polymer, a semiconductor, and a matching layer. The polymer can include a first coefficient of thermal expansion. The semiconductor can be coupled to the polymer layer. The matching layer can be adjacent the semiconductor, and the matching layer can include a second coefficient of thermal expansion that is about the same as the first coefficient of thermal expansion.
    Type: Grant
    Filed: March 10, 2017
    Date of Patent: August 3, 2021
    Assignee: Intel Corporation
    Inventors: Yong She, Bin Liu, Zhicheng Ding, Aiping Tan
  • Patent number: 10991679
    Abstract: A system in package includes a stair-stacked memory module that is stacked vertically with respect to a processor die. A spacer is used adjacent to the processor die to create a bridge for the stair-stacked memory module. Each memory die in the stair-stacked memory module includes a vertical bond wire that emerges from a matrix for connection. The matrix encloses the stair-stacked memory module and at least a portion of the processor die.
    Type: Grant
    Filed: September 3, 2020
    Date of Patent: April 27, 2021
    Assignee: Intel Corporation
    Inventors: Zhicheng Ding, Bin Liu, Yong She, Aiping Tan, Li Deng