Patents by Inventor Yong Soon Jung

Yong Soon Jung has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8637363
    Abstract: Methods of manufacturing a semiconductor device are provided. The method includes forming a preliminary mask pattern on an etch target layer. The preliminary mask pattern includes wave line type patterns, and each of the wave line type patterns includes main pattern portions and connection bar pattern portions. Node separation walls are formed on sidewalls of the preliminary mask patterns. The etch target layer is etched using the node separation walls as etch masks to form through holes penetrating the etch target layer. Nodes are formed in respective ones of the through holes.
    Type: Grant
    Filed: December 18, 2012
    Date of Patent: January 28, 2014
    Assignee: SK hynix Inc.
    Inventor: Yong Soon Jung
  • Patent number: 8426116
    Abstract: An exposure mask for recess gate includes a transparent substrate and a recess gate pattern. The recess gate pattern is disposed over the transparent substrate. The recess gate pattern includes a first portion having a first line width and a second portion having a second line width smaller than the first line width. In the second portion, elements of the recess gate pattern are separated.
    Type: Grant
    Filed: July 23, 2010
    Date of Patent: April 23, 2013
    Assignee: Hynix Semiconductor Inc.
    Inventor: Yong Soon Jung
  • Patent number: 8105913
    Abstract: Disclosed herein is a method of fabricating a capacitor of a semiconductor device that includes sequentially forming an interlayer insulating film defining a contact plug, a lower electrode oxide film, and a hard mask film over a semiconductor substrate; etching the hard mask film with a mask comprising a dummy pattern and a cell pattern to form a hard mask pattern wherein a first trench is formed in a dummy pattern region and a second trench is formed in a cell pattern region; forming a capping film that buries the first trench; and etching the lower electrode oxide film with the capping film and the hard mask pattern as a mask to form a lower electrode trench that exposes the contact plug.
    Type: Grant
    Filed: December 19, 2008
    Date of Patent: January 31, 2012
    Assignee: Hynix Semiconductor Inc.
    Inventor: Yong Soon Jung
  • Patent number: 7902079
    Abstract: A method for fabricating a recess pattern in a semiconductor device includes defining an active region on a substrate, forming a first mask pattern over the active region in a line type structure, forming a second mask pattern comprising an open region over the active region, the open region exposing a portion where the active region and the first mask pattern intersect, and etching the active region of the substrate exposed by the first and second mask patterns to form recess patterns.
    Type: Grant
    Filed: June 29, 2007
    Date of Patent: March 8, 2011
    Assignee: Hynix Semiconductor Inc.
    Inventor: Yong-Soon Jung
  • Patent number: 7862991
    Abstract: A method for fabricating a recess pattern in a semiconductor device includes forming a photoresist layer over a substrate including active regions, performing a first photo-exposure process on the photoresist layer using a photo mask including repeatedly formed line structures and spaces, performing a second photo-exposure process on the photoresist layer using a photo mask exposing the active regions, performing a developing process on regions of the photoresist layer whereon both the first and second photo-exposure processes are performed, and etching the substrate to form recess patterns using the remaining photoresist layer.
    Type: Grant
    Filed: June 29, 2007
    Date of Patent: January 4, 2011
    Assignee: Hynix Seminconductor Inc.
    Inventor: Yong-Soon Jung
  • Publication number: 20100291768
    Abstract: An exposure mask for recess gate includes a transparent substrate and a recess gate pattern. The recess gate pattern is disposed over the transparent substrate. The recess gate pattern includes a first portion having a first line width and a second portion having a second line width smaller than the first line width. In the second portion, elements of the recess gate pattern are separated.
    Type: Application
    Filed: July 23, 2010
    Publication date: November 18, 2010
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventor: Yong Soon Jung
  • Patent number: 7785483
    Abstract: An exposure mask for recess gate includes a transparent substrate and a recess gate pattern. The recess gate pattern is disposed over the transparent substrate. The recess gate pattern includes a first portion having a first line width and a second portion having a second line width smaller than the first line width. In the second portion, elements of the recess gate pattern are separated.
    Type: Grant
    Filed: June 29, 2007
    Date of Patent: August 31, 2010
    Assignee: Hynix Semiconductor Inc.
    Inventor: Yong Soon Jung
  • Publication number: 20090221126
    Abstract: Disclosed herein is a method of fabricating a capacitor of a semiconductor device that includes sequentially forming an interlayer insulating film defining a contact plug, a lower electrode oxide film, and a hard mask film over a semiconductor substrate; etching the hard mask film with a mask comprising a dummy pattern and a cell pattern to form a hard mask pattern wherein a first trench is formed in a dummy pattern region and a second trench is formed in a cell pattern region; forming a capping film that buries the first trench; and etching the lower electrode oxide film with the capping film and the hard mask pattern as a mask to form a lower electrode trench that exposes the contact plug.
    Type: Application
    Filed: December 19, 2008
    Publication date: September 3, 2009
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventor: Yong Soon Jung
  • Publication number: 20080153277
    Abstract: An exposure mask for recess gate includes a transparent substrate and a recess gate pattern. The recess gate pattern is disposed over the transparent substrate. The recess gate pattern includes a first portion having a first line width and a second portion having a second line width smaller than the first line width. In the second portion, elements of the recess gate pattern are separated.
    Type: Application
    Filed: June 29, 2007
    Publication date: June 26, 2008
    Applicant: HYNIX SEMICONDUCTORS INC.
    Inventor: Yong Soon Jung
  • Publication number: 20080081484
    Abstract: A method for fabricating a recess pattern in a semiconductor device includes defining an active region on a substrate, forming a first mask pattern over the active region in a line type structure, forming a second mask pattern comprising an open region over the active region, the open region exposing a portion where the active region and the first mask pattern intersect, and etching the active region of the substrate exposed by the first and second mask patterns to form recess patterns.
    Type: Application
    Filed: June 29, 2007
    Publication date: April 3, 2008
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventor: Yong-Soon Jung
  • Publication number: 20080081296
    Abstract: A method for fabricating a recess pattern in a semiconductor device includes forming a photoresist layer over a substrate including active regions, performing a first photo-exposure process on the photoresist layer using a photo mask including repeatedly formed line structures and spaces, performing a second photo-exposure process on the photoresist layer using a photo mask exposing the active regions, performing a developing process on regions of the photoresist layer whereon both the first and second photo-exposure processes are performed, and etching the substrate to form recess patterns using the remaining photoresist layer.
    Type: Application
    Filed: June 29, 2007
    Publication date: April 3, 2008
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventor: Yong-Soon Jung