Patents by Inventor Yoshiki Okumura

Yoshiki Okumura has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11586169
    Abstract: A production management device, such as a production management computer, determines a production sequence of plural types of substrates in order to produce the substrates consecutively on a product type-by-type basis by using a component mounter including component supply devices. The production management device includes a main control unit for determining a production sequence of substrates such that, where a time from start to completion of off-line setup of all the component supply devices to be used for a single product type of substrate is defined as an off-line setup time, a sum of the off-line setup times for two product types of substrates to be consecutively produced is balanced over an entire period of consecutive production.
    Type: Grant
    Filed: May 18, 2017
    Date of Patent: February 21, 2023
    Assignee: YAMAHA HATSUDOKI KABUSHIKI KAISHA
    Inventors: Takuji Hatakeyama, Yoshiki Okumura
  • Publication number: 20200333760
    Abstract: A production management device, such as a production management computer, determines a production sequence of plural types of substrates in order to produce the substrates consecutively on a product type-by-type basis by using a component mounter including component supply devices. The production management device includes a main control unit for determining a production sequence of substrates such that, where a time from start to completion of off-line setup of all the component supply devices to be used for a single product type of substrate is defined as an off-line setup time, a sum of the off-line setup times for two product types of substrates to be consecutively produced is balanced over an entire period of consecutive production.
    Type: Application
    Filed: May 18, 2017
    Publication date: October 22, 2020
    Applicant: Yamaha Hatsudoki Kabushiki Kaisha
    Inventors: Takuji HATAKEYAMA, Yoshiki OKUMURA
  • Patent number: 9542266
    Abstract: A semiconductor integrated circuit includes a combinational circuit to output a state value and a parity value, a first parity check circuit to perform a parity check based on the state value and the parity value stored in a first FF circuit and output a first parity error, a second parity check circuit to perform a parity check based on the state value and the parity value stored in a second FF circuit and output a second parity error, and a selector to, when the first parity error is not output but the second parity error is output, output the state value in the first FF circuit to the combinational circuit, and when the first parity error is output but the second parity error is not output, output the state value in the second FF circuit to the combinational circuit.
    Type: Grant
    Filed: May 27, 2014
    Date of Patent: January 10, 2017
    Assignee: FUJITSU LIMITED
    Inventors: Chikahiro Deguchi, Yutaka Sekino, Yoshiki Okumura, Hiroaki Watanabe, Naoki Maezawa, Hideyuki Negi
  • Publication number: 20140372837
    Abstract: A semiconductor integrated circuit includes: a first-combinational-circuit to output a state-value depending on an input signal and a parity-value of the state-value which are stored by a first-flip-flop-circuit; a first-parity-check-circuit to perform a parity check based on the state-value and the parity-value and output a first-parity-error; a second-flip-flop-circuit to store the state-value and the parity-value output by the first-combinational-circuit; a second-parity-check-circuit to perform a parity check based on the state-value and the parity-value stored in the second-flip-flop-circuit and output a second-parity-error; and a selector to, when the first-parity-error is not output but the second-parity-error is output, output the state-value stored in the first-flip-flop-circuit to the first-combinational-circuit, and when the first-parity-error is output but the second-parity-error is not output, output the state-value stored in the second-flip-flop-circuit to the first-combinational-circuit, wherei
    Type: Application
    Filed: May 27, 2014
    Publication date: December 18, 2014
    Applicant: FUJITSU LIMITED
    Inventors: Chikahiro Deguchi, Yutaka SEKINO, Yoshiki OKUMURA, Hiroaki WATANABE, Naoki MAEZAWA, Hideyuki NEGI
  • Publication number: 20140294015
    Abstract: A relay device receives packets from an information processing apparatus or a relay device. The relay device updates a value of priority data indicating an accumulated wait time for arbitration contained in each of the received packets according to an elapsed time. The relay device selects a packet to be transmitted according to a result of comparison of the values of the pieces of the priority data contained in the received packets. The relay device transmits the selected packet to another relay device.
    Type: Application
    Filed: June 10, 2014
    Publication date: October 2, 2014
    Inventors: Yutaka SEKINO, Chikahiro Deguchi, Naoki Maezawa, YOSHIKI OKUMURA, Toshihiro Tomozaki, Hiroaki Watanabe, Hideyuki NEGI
  • Publication number: 20140192928
    Abstract: A transmission system includes a data sending device that sends data at a first speed and a data receiving device that receives, by using a plurality of clocks having different phases, data that has been sent by the sending device at the first speed. The data sending device sends, to the data receiving device, some of the data, which is sent at the first speed, at a second speed that is lower than the first speed. Furthermore, in accordance with determination as to whether the content of the received data sent at the second speed matches a corresponding portion of the data received by using a plurality of clocks, the data receiving device changes the timing at which the data that has been sent at the first speed is received.
    Type: Application
    Filed: March 14, 2014
    Publication date: July 10, 2014
    Applicant: FUJITSU LIMITED
    Inventors: Yutaka SEKINO, Naoki Maezawa, YOSHIKI OKUMURA, Chikahiro Deguchi
  • Publication number: 20140040684
    Abstract: A system includes a transmitting device configured to transmit a packet, and a receiving device connected through a switch device to the transmitting device, the receiving device being configured to receive the packet, wherein the switch device includes a first memory storing first expected value information indicative of an expected value of a fixed value region, the fixed value region being a region whose value is determined in advance in a transaction layer packet, and a switch control unit configured to compare a value of the fixed value region of the transaction layer packet received from the transmitting device with the expected value and make an error response to the transmitting device if the value of the fixed value region is different from the expected value.
    Type: Application
    Filed: July 11, 2013
    Publication date: February 6, 2014
    Applicant: FUJITSU LIMITED
    Inventors: Toshihiro Tomozaki, Yoshiki Okumura, Yutaka Sekino, Naoki Maezawa, Chikahiro Deguchi, Hiroaki Watanabe, Hideyuki Negi
  • Patent number: 7480691
    Abstract: In an arithmetic device which performs a multiplication of a multiplicand A and a multiplier B expressed by bit patterns using a secondary Booth algorithm, an encoder selects a partial product indicating ?A when the value of i specifying three consecutive bits of B is 0, and selects a partial product indicating 0 when the value of i is not 0. An addition circuit generates a two's complement of A from the partial product indicating ?A, and outputs it as a multiplication result.
    Type: Grant
    Filed: February 20, 2004
    Date of Patent: January 20, 2009
    Assignee: Fujitsu Limited
    Inventor: Yoshiki Okumura
  • Patent number: 7159058
    Abstract: A state indicating information setting circuit and a status bit setting circuit are responsive to detection of a predetermined state by a predetermined state detecting part for setting predetermined state indicating information and, then, appropriately resetting the detection state in the state detecting part.
    Type: Grant
    Filed: February 9, 2004
    Date of Patent: January 2, 2007
    Assignee: Fujitsu Limited
    Inventor: Yoshiki Okumura
  • Patent number: 7096406
    Abstract: A N-level cell memory controlled by the memory controller of the invention have an internal configuration in which the plurality of data input/output terminals connected to the second data bus are separated into first through Mth data input/output terminal groups, such that there is no redundancy in the n bits of data associated with one N-level cell. Together with this, the memory controller separates the plurality of data bits on the first data bus into first through Mth data groups, the ECC circuits generate error-correction codes for each of these data groups, and the first through Mth data groups and first through Mth error correction codes are input to the first through Mth data input/output terminals of the N-level cell memory, via the second data bus.
    Type: Grant
    Filed: March 15, 2002
    Date of Patent: August 22, 2006
    Assignee: Spansion LLC
    Inventors: Keisuke Kanazawa, Hiroaki Watanabe, Yoshinobu Higuchi, Hideki Arakawa, Yoshiki Okumura, Yutaka Sekino
  • Publication number: 20040193769
    Abstract: A first flip-flop takes in an input signal when a register read out signal has an L level; a second flip-flop takes in a signal output from the first flip-flop when the register read out signal has an H level; a third flip-flop takes in a signal output from the second flip-flop when the register read out signal has an L level; a first Ex-OR performs operation between an output of the second flip-flop and a state detection signal, and outputs a result of the Ex-OR operation; a second Ex-OR performs operation between outputs of the first and second flip-flops and outputs a result of the operation; and a third Ex-OR circuit performs operation between outputs of the first and third flip-flops and outputs a result of the operation as a state bit signal.
    Type: Application
    Filed: February 9, 2004
    Publication date: September 30, 2004
    Applicant: FUJITSU LIMITED
    Inventor: Yoshiki Okumura
  • Publication number: 20040167955
    Abstract: In an arithmetic device which performs a multiplication of a multiplicand A and a multiplier B expressed by bit patterns using a secondary Booth algorithm, an encoder selects a partial product indicating −A when the value of i specifying three consecutive bits of B is 0, and selects a partial product indicating 0 when the value of i is not 0. An addition circuit generates a two's complement of A from the partial product indicating −A, and outputs it as a multiplication result.
    Type: Application
    Filed: February 20, 2004
    Publication date: August 26, 2004
    Applicant: FUJITSU LIMITED
    Inventor: Yoshiki Okumura
  • Patent number: 6643730
    Abstract: A memory controlling device is controlled by a CPU to enable information to be read from memory when the memory starts an operation. The memory is capable of retaining data during a power off state and the data is loaded when the memory starts an operation.
    Type: Grant
    Filed: June 13, 2001
    Date of Patent: November 4, 2003
    Assignee: Fujitsu Limited
    Inventors: Yoshiki Okumura, Yoshihiro Takamatsuya, Tomohiro Hayashi, Shinkichi Gama, Takeshi Nagase
  • Publication number: 20030041299
    Abstract: A N-level cell memory controlled by the memory controller of the invention have an internal configuration in which the plurality of data input/output terminals connected to the second data bus are separated into first through Mth data input/output terminal groups, such that there is no redundancy in the n bits of data associated with one N-level cell. Together with this, the memory controller separates the plurality of data bits on the first data bus into first through Mth data groups, the ECC circuits generate error-correction codes for each of these data groups, and the first through Mth data groups and first through Mth error correction codes are input to the first through Mth data input/output terminals of the N-level cell memory, via the second data bus.
    Type: Application
    Filed: March 15, 2002
    Publication date: February 27, 2003
    Applicant: Fujitsu Limited
    Inventors: Keisuke Kanazawa, Hiroaki Watanabe, Yoshinobu Higuchi, Hideki Arakawa, Yoshiki Okumura, Yutaka Sekino
  • Patent number: 6449681
    Abstract: A buffer access control circuit to access a buffer which is divided into an upper buffer and a lower buffer which are assigned the same address and a memory unit including the buffer access control circuit. The buffer access control circuit includes latch circuits which store data in response to upper and lower buffer access signals, and a first detection circuit which detects whether data latched by the latch circuits match. A modifying circuit inputs data to the first and second latches or inputs inverted data to the first and second latches when one of the upper and lower buffer access signals is generated and the detection circuit detects a match. In this manner, the buffer access control circuit is used to update an address one by one, without the use of a delay circuit when consecutively accessing the upper and lower buffers.
    Type: Grant
    Filed: November 21, 2001
    Date of Patent: September 10, 2002
    Assignee: Fujitsu Limited
    Inventors: Shinkichi Gama, Takeshi Nagase, Yoshiki Okumura, Tomohiro Hayashi, Yoshihiro Takamatsuya
  • Patent number: 6418501
    Abstract: A memory card realizes two interface standards. The memory card includes an input terminal receiving a grounded or open-circuited signal from a host unit when using the memory card in conformance with a first interface standard, and receiving a binary signal from the host unit when using the memory card in conformance with a second interface standard, a first circuit acquiring standard information which indicates the first or second interface standard, from a signal issued from the host unit, a second circuit outputting a high-level voltage when using the memory card in conformance with the first interface standard and outputting a high-impedance signal when using the memory card in conformance with the second interface standard, depending on the standard information acquired by the first circuit, and a resistor coupling an output of the second circuit and the input terminal.
    Type: Grant
    Filed: March 30, 1999
    Date of Patent: July 9, 2002
    Assignee: Fujitsu Limited
    Inventors: Shinkichi Gama, Yoshiki Okumura, Takeshi Nagase, Tomohiro Hayashi, Yoshihiro Takamatsuya
  • Publication number: 20020032830
    Abstract: A buffer access control circuit to access a buffer which is divided into an upper buffer and a lower buffer which are assigned the same address and a memory unit including the buffer access control circuit. The buffer access control circuit includes latch circuit which store data in response to upper and lower buffer access signals, and a first detection circuit which detects whether data latched by the latch circuits match. A modifying circuit inputs data to the first and second latches or inputs inverted data to the first and second latches when one of the upper and lower buffer access signals is generated and the detection circuit detects a match.
    Type: Application
    Filed: November 21, 2001
    Publication date: March 14, 2002
    Applicant: Fujitsu Limited
    Inventors: Shinkichi Gama, Takeshi Nagase, Yoshiki Okumura, Tomohiro Hayashi, Yoshihiro Takamatsuya
  • Publication number: 20020026555
    Abstract: A circuit for enabling a chip, usable for both a first device capable of having m chips and a second device having more than m chips, includes a first generation unit which generates a chip-enable signal that includes a bit pattern of m bits for enabling one of the m chips indicated by a chip number, a second generation unit which generates a chip-enable generation signal that is to be decoded into a chip-enable signal of at least 2m bits for enabling one of the more than m chips indicated by the chip number, the chip-enable generation signal including a bit pattern identical to the bit pattern of m bits when the chip number is equal to a specific number, and a selection unit which selects and outputs the chip-enable signal generated by the first generation unit when the circuit is used for the first device, and selects and outputs the chip-enable generation signal generated by the second generation unit when the circuit is used for the second device.
    Type: Application
    Filed: June 13, 2001
    Publication date: February 28, 2002
    Applicant: Fujitsu Limited
    Inventors: Yoshiki Okumura, Yoshihiro Takamatsuya, Tomohiro Hayashi, Shinkichi Gama, Takeshi Nagase
  • Patent number: 6339809
    Abstract: A buffer access control circuit to access a buffer which is divided into an upper buffer and a lower buffer which are assigned the same address and a memory unit including the buffer access control circuit. The buffer access control circuit includes latch circuits which store data in response to upper and lower buffer access signals, and a first detection circuit which detects whether data latched by the latch circuits match. A modifying circuit inputs data to the first and second latches or inputs inverted data to the first and second latches when one of the upper and lower buffer access signals is generated and the detection circuit detects a match. In this manner, the buffer access control circuit is used to update an address one by one, without the use of a delay circuit when consecutively accessing the upper and lower buffers.
    Type: Grant
    Filed: March 30, 1999
    Date of Patent: January 15, 2002
    Assignee: Fujitsu Limited
    Inventors: Shinkichi Gama, Takeshi Nagase, Yoshiki Okumura, Tomohiro Hayashi, Yoshihiro Takamatsuya
  • Patent number: 6289411
    Abstract: A circuit for enabling a chip, usable for both a first device capable of having m chips and a second device having more than m chips, includes a first generation unit which generates a chip-enable signal that includes a bit pattern of m bits for enabling one of the m chips indicated by a chip number, a second generation unit which generates a chip-enable generation signal that is to be decoded into a chip-enable signal of at least 2m bits for enabling one of the more than m chips indicated by the chip number, the chip-enable generation signal including a bit pattern identical to the bit pattern of m bits when the chip number is equal to a specific number, and a selection unit which selects and outputs the chip-enable signal generated by the first generation unit when the circuit is used for the first device, and selects and outputs the chip-enable generation signal generated by the second generation unit when the circuit is used for the second device.
    Type: Grant
    Filed: March 31, 1999
    Date of Patent: September 11, 2001
    Assignee: Fujitsu Limited
    Inventors: Yoshiki Okumura, Yoshihiro Takamatsuya, Tomohiro Hayashi, Shinkichi Gama, Takeshi Nagase