Patents by Inventor Yoshinori Rokugo

Yoshinori Rokugo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7782865
    Abstract: To provide a method and network system, wherein the proper VPI values are allocated, after the user devices are connected with the network device. A user device transmits a first specific ATM cell, while a network device receives the first specific ATM cell and transmits toward the user device a second specific ATM cell which carries a proper VPI value in the information field of ATM cell. The proper VPI value in the second specific ATM cell is memorized and used by the user device for its own VPI value for communication.
    Type: Grant
    Filed: May 18, 2005
    Date of Patent: August 24, 2010
    Assignee: Juniper Networks, Inc.
    Inventors: Yoshinori Rokugo, Hiroyuki Kikuchi
  • Publication number: 20050207422
    Abstract: To provide a method and network system, wherein the proper VPI values are allocated, after the user devices are connected with the network device. A user device transmits a first specific ATM cell, while a network device receives the first specific ATM cell and transmits toward the user device a second specific ATM cell which carries a proper VPI value in the information field of ATM cell. The proper VPI value in the second specific ATM cell is memorized and used by the user device for its own VPI value for communication.
    Type: Application
    Filed: May 18, 2005
    Publication date: September 22, 2005
    Inventors: Yoshinori Rokugo, Hiroyuki Kikuchi
  • Patent number: 6947427
    Abstract: A transmission method and a network system can accommodate STM, ATM and IP in a single network by newly proposing a frame network to be used in common in physical layer and data link layer. The transmission method includes transmitting a plurality of packets in multiplexing manner, which header in each packet includes a first field holding a signal indicative of a packet length, a second field holding a signal indicative of a preferential order upon transferring the packet, a third field holding a signal indicative of a kind of traffic, a fourth field holding a signal indicative of a header length, a fifth field holding a control signal depending upon the kind of traffic, and a sixth field holding a signal indicative of a result of CRC operation of the header, a payload holding information signal depending upon kind of the traffic and a signal indicative of a result of CRC operation of the payload.
    Type: Grant
    Filed: September 26, 2000
    Date of Patent: September 20, 2005
    Assignee: NEC Corporation
    Inventors: Yoshinori Rokugo, Motoo Nishihara, Kazuo Takagi
  • Patent number: 6934291
    Abstract: To provide a method and network system, wherein the proper VPI values are allocated, after the user devices are connected with the network device. A user device transmits a first specific ATM cell, while a network device receives the first specific ATM cell and transmits toward the user device a second specific ATM cell which carries a proper VPI value in the information field of ATM cell. The proper VPI value in the second specific ATM cell is memorized and used by the user device for its own VPI value for communication.
    Type: Grant
    Filed: February 18, 2000
    Date of Patent: August 23, 2005
    Assignee: Juniper Networks, Inc.
    Inventors: Yoshinori Rokugo, Hiroyuki Kikuchi
  • Patent number: 6496553
    Abstract: A PLL is provided for reproducing a standard clock having a constant Jitter band from a random time information.
    Type: Grant
    Filed: December 18, 1998
    Date of Patent: December 17, 2002
    Assignee: NEC Corporation
    Inventor: Yoshinori Rokugo
  • Publication number: 20020126700
    Abstract: A virtual frame using the universal data link (UDL) protocol to allow efficient consolidation of UDL frames and ATM cells is disclosed. A virtual frame for common use in both a physical layer and a data link layer includes a universal data link (UDL) frame and an ATM (asynchronous transfer mode) cell. The UDL frame is composed of a fixed-size header and a variable-size payload. The fixed-size header of the UDL frame includes a length (LEN) field indicating a length of the UDL frame, a frame identification (FID) field, and a frame header error check (FHEC) field. The FHEC is calculated from the LEN and the FID according to a predetermined computation method.
    Type: Application
    Filed: March 6, 2001
    Publication date: September 12, 2002
    Inventor: Yoshinori Rokugo
  • Patent number: 5864248
    Abstract: A phase-locked loop circuit comprising a received data counter for counting received clock signals reproduced according to sent data count values output from a transmitter, a subtracter for subtracting the output of the received data counter from an entered sent data count value, first and second attenuators for attenuating the output of the subtracter, an integrator for integrating the output of the second attenuator, an adder for adding the output of the first attenuator to the output of the integrator, a converter for converting the output of the adder into the corresponding voltage signal, and a voltage control oscillator that is controlled by the output of the converter and outputs a received clock signal to be supplied to the received data counter.
    Type: Grant
    Filed: November 18, 1996
    Date of Patent: January 26, 1999
    Assignee: NEC Corporation
    Inventor: Yoshinori Rokugo
  • Patent number: 5715286
    Abstract: A digital phase synchronous circuit includes a phase comparing circuit for outputting a count value according to the result of a phase comparison between an output signal and an externally input reference signal; a frequency regulating circuit for inputting an oscillation signal with a predetermined repetition frequency and controlling the repetition frequency according to the count value to output it as the output signal; and a controlling circuit for controlling the frequency regulating circuit to output the oscillation signal with the predetermined repetition frequency when the input of the reference signal breaks down.
    Type: Grant
    Filed: May 31, 1996
    Date of Patent: February 3, 1998
    Assignee: NEC Corporation
    Inventors: Masaaki Itoh, Yoshinori Rokugo
  • Patent number: 5694068
    Abstract: Using positive-phase or negative-phase clocks of phase count clock Pf.sub.0, a number M of multilevel quantized phase comparators output as values quantized in multiple levels the phase differences of output signals outputted from first and second N-stage frequency dividers wherein input clocks and output clocks, respectively, of a digital PLL have been N-stage frequency divided and moreover, divided into M groups. An adder adds this phase difference information and outputs advanced pulses or delayed pulses. An N1 counter counts up in response to advanced pulses and both outputs an increment pulse and undergoes setting to initial value N1 upon counting up to 2N1. In response to delayed pulses, the N1 counter counts down, and upon counting down to "0" both outputs a decrement pulse and undergoes setting to initial value N1.
    Type: Grant
    Filed: April 25, 1996
    Date of Patent: December 2, 1997
    Assignee: NEC Corporation
    Inventor: Yoshinori Rokugo
  • Patent number: 5642357
    Abstract: On transferring a tributary unit (TU) from an input frame of an input signal (10) onto an output frame of an output signal (11), a recognition circuit (14) recognizes the TU of the input frame and produces not only a location signal representative of a location of the TU in the input frame But also a sort signal representative of a sort of the TU in the input frame. A threshold determining circuit (32) determines an optimum stuff threshold value (33) in response to the sort signal to produce the optimum stuff threshold value. A write controller (15) controls writing of the TU of the input frame in a memory (12) in response to the location signal by supplying a write address signal (17) to the memory. A read controller (18) controls reading of the TU out of the memory in response to a stuff request signal (19) by supplying a read address signal (23) to the memory.
    Type: Grant
    Filed: December 27, 1995
    Date of Patent: June 24, 1997
    Assignee: NEC Corporation
    Inventors: Makoto Suzuki, Yoshinori Rokugo
  • Patent number: 5604774
    Abstract: Each of primary and secondary random-walk filters has longer and shorter time constants. A multi-valued phase comparator generates a start signal if a phase error generated when an abrupt frequency change occurs exceeds a given value. In response to the start signal, the primary and secondary random-walk filters are set to the shorter time constants. A timer is started by the start signal, and upon elapse of a predetermined period of time, sets the primary and secondary random-walk filters to the longer time constants.
    Type: Grant
    Filed: September 12, 1995
    Date of Patent: February 18, 1997
    Assignee: NEC Corporation
    Inventors: Yoshinori Rokugo, Masaaki Itoh
  • Patent number: 5144620
    Abstract: An internal frame signal producing circuit for use in a cross connection system which cross connects first bit rate signals, each produced by multiplexing m second bit rate signals at first or the second bit rate signal levels, the first bit rate being higher than the second bit rate, an internal frame frequency is predetermined to be equal to a frequency f.sub.h ' higher than a first nominal frequency f.sub.h of the first bit rate digital signals by a predetermined value, the frequency f.sub.h ' being synchronized with a second nominal frequency fl of the second bit rate digital signals. In order to obtain the internal frame signal, from m second bit rate signals, the m second bit rate signals are stuff-synchronized processed to produce m stuff-synchronized signals, each having a stuff bit, a variable bit, and vacant bit at suitable bit intervals in a frame of a frame length. The m stuffed-synchronized signals are serially arranged to make the internal frame signal.
    Type: Grant
    Filed: February 8, 1990
    Date of Patent: September 1, 1992
    Assignee: NEC Corporation
    Inventors: Yasutoshi Ishizaki, Rikio Maruta, Yoshinori Rokugo, Hisashi Sakaguchi, Kuniyasu Hayashi
  • Patent number: 4935921
    Abstract: In a cross-connection network, a plurality of asynchronous input digital signals can be cross-connected to a plurality of output lines by use of time switch. The input digital signals are pulse stuffed at a common higher bit rate and are synchronized to one another by attaching extra bits. The pulse stuffed signals are assigned into serial frames in a predetermined order by the multiplex technique and are interchanged from one to another by the time switch in the time division fashion. The frame-interchanged signal is demultiplexed to reproduce the pulse-stuffed signals which are sent out to the respective output lines assigned to the frames after removing extra bits. When the input digital signals are of higher order group, each of the higher order group digital signals is demultiplexed to lower order group signals which are pulse stuffed to be synchronized to the common higher bit rate.
    Type: Grant
    Filed: September 23, 1987
    Date of Patent: June 19, 1990
    Assignee: NEC Corporation
    Inventors: Yasutoshi Ishizaki, Rikio Maruta, Yoshinori Rokugo, Hisashi Sakaguchi, Kuniyasu Hayashi
  • Patent number: 4803680
    Abstract: In a destuffing circuit for use in processing an input pulse sequence comprising data pulses, stuffing pulses, and control pulses into an output pulse sequence with reference to a data pulse timing signal, the output pulse sequence is produced with the stuffing and the control pulses removed from the input pulse sequence. A local signal producing arrangement produces a local signal by digital processing a predetermined one of first through M-th timing sequences derived from the data pulse timing signal and a preselected one of first through M-th local sequences derived from the local signal, where M represents a predetermined number. The destuffing circuit further comprises a destuffing arrangment responsive to the input sequence and produces the output pulse sequence by using the data pulse timing signal and the local signal.
    Type: Grant
    Filed: December 29, 1986
    Date of Patent: February 7, 1989
    Assignee: NEC Corporation
    Inventors: Yoshinori Rokugo, Botaro Hirosaki
  • Patent number: 4727542
    Abstract: On multiplexing a predetermined number of lower-order multiplex digital transmission signals of a common frame period into a higher-order multiplex digital communication signal, an identification pattern (X, Y, Z) is inserted in each frame of each transmission signal. The identification patterns are specific to the respective transmission signals. The identification patterns in each frame period of the respective transmission signals are multiplexed into a single pattern (I1x, I2x, I3x, I1y, I2y, I3y, I1z, I2z, I3z) in the communication signal and used to indicate lower-order multiplex digital signal receivers to which the respective transmission signals should be directed. After the communication signal is demultiplexed into lower-order multiplex digital reception signals, the identification patterns are detected with frame synchronism established between the lower-order transmission and reception signals.
    Type: Grant
    Filed: March 4, 1987
    Date of Patent: February 23, 1988
    Assignee: NEC Corporation
    Inventors: Yoshinori Rokugo, Hiroshi Asano
  • Patent number: 4397017
    Abstract: It has now been confirmed as regards a stuff (justification) synchronization device for each of plesiochronous input pulse sequence to be time division multiplexed that a low frequency jitter component appears in a synchronous output pulse sequence from the effect of sampling phase lags of read pulse sequences for reading the output pulse sequence for stuffing from an elastic memory (36) of the device relative to write pulse sequences for storing the input pulse sequence in the memory at a sampling interval equal to the memory capacity. The jitter is reduced (1) by selecting a prime number, preferably thirteen and more preferably seventeen or nineteen, as the memory capacity, (2) by cyclically using selected write and read pulse sequences for phase lag monitoring, or (3) by rendering the sampling interval either random or equivalently random.
    Type: Grant
    Filed: March 2, 1981
    Date of Patent: August 2, 1983
    Assignee: Nippon Electric Co., Ltd.
    Inventor: Yoshinori Rokugo