Patents by Inventor Youji TERAMOTO

Youji TERAMOTO has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11261539
    Abstract: In a method for manufacturing a reformed SiC wafer 41 (a surface treatment method for a SiC wafer) having its surface that is reformed by processing an untreated SiC wafer 40 before formation of an epitaxial layer 42, the method includes a surface reforming step as described below. That is, the untreated SiC wafer 40 includes BPDs as dislocations parallel to an inside of a (0001) face, and TEDs. Property of the surface of the untreated SiC wafer 40 is changed so as to have higher rate in which portions having BPDs on the surface of the untreated SiC wafer 40 propagate as TEDs at a time of forming the epitaxial layer 42.
    Type: Grant
    Filed: March 20, 2018
    Date of Patent: March 1, 2022
    Assignee: TOYO TANSO CO., LTD.
    Inventors: Satoshi Torimi, Yusuke Sudo, Masato Shinohara, Youji Teramoto, Takuya Sakaguchi, Satoru Nogami, Makoto Kitabatake
  • Patent number: 10665465
    Abstract: Provided is a surface treatment method for a SiC substrate (40), the method being capable of controlling whether to generate a step bunching or the type of step bunching that is generated. In the surface treatment method in which the surface of the SiC substrate (40) is etched by heating the SiC substrate (40) under Si vapor pressure, an etching mode and an etching depth which are determined at least on the basis of an etching rate, are controlled to etch the SiC substrate (40), so that a surface pattern of the SiC substrate (40) after etching treatment is controlled.
    Type: Grant
    Filed: November 17, 2015
    Date of Patent: May 26, 2020
    Assignees: KWANSEI GAKUIN EDUCATIONAL FOUNDATION, TOYO TANSO CO., LTD.
    Inventors: Tadaaki Kaneko, Koji Ashida, Yasunori Kutsuma, Satoshi Torimi, Masato Shinohara, Youji Teramoto, Norihito Yabuki, Satoru Nogami
  • Publication number: 20200095703
    Abstract: In a method for manufacturing a reformed SiC wafer 41 (a surface treatment method for a SiC wafer) having its surface that is reformed by processing an untreated SiC wafer 40 before formation of an epitaxial layer 42, the method includes a surface reforming step as described below. That is, the untreated SiC wafer 40 includes BPDs as dislocations parallel to an inside of a (0001) face, and TEDs. Property of the surface of the untreated SiC wafer 40 is changed so as to have higher rate in which portions having BPDs on the surface of the untreated SiC wafer 40 propagate as TEDs at a time of forming the epitaxial layer 42.
    Type: Application
    Filed: March 20, 2018
    Publication date: March 26, 2020
    Applicant: Toyo Tanso Co., Ltd.
    Inventors: Satoshi Torimi, Yusuke Sudo, Masato Shinohara, Youji Teramoto, Takuya Sakaguchi, Satoru Nogami, Makoto Kitabatake
  • Patent number: 10388536
    Abstract: Provided is a method for controlling the rate of etching of a SiC substrate based on a composition of a storing container. The etching method of the present invention is for etching the SiC substrate by heating the SiC substrate under Si vapor pressure, in a state where the SiC substrate is stored in a crucible. The crucible is formed of a tantalum metal, and has a tantalum carbide layer provided on an internal space side of the tantalum metal, and a tantalum silicide layer provided on the side further toward the internal space side than the tantalum carbide layer. The rate of etching of the SiC substrate is controlled based on difference in a composition of the tantalum silicide layer.
    Type: Grant
    Filed: November 17, 2015
    Date of Patent: August 20, 2019
    Assignees: TOYO TANSO CO., LTD., KWANSEI GAKUIN EDUCATIONAL FOUNDATION
    Inventors: Satoshi Torimi, Masato Shinohara, Youji Teramoto, Norihito Yabuki, Satoru Nogami, Tadaaki Kaneko, Koji Ashida, Yasunori Kutsuma
  • Publication number: 20180069084
    Abstract: Provided is a method for manufacturing a thin SiC wafer by which a SiC wafer is thinned using a method without generating crack or the like, the method in which polishing after adjusting the thickness of the SiC wafer can be omitted. The method for manufacturing the thin SiC wafer 40 includes a thinning step. In the thinning step, the thickness of the SiC wafer 40 can be decreased to 100 ?m or less by performing the Si vapor pressure etching in which the surface of the SiC wafer 40 is etched by heating the SiC wafer 40 after cutting out of an ingot 4 under Si vapor pressure.
    Type: Application
    Filed: November 14, 2017
    Publication date: March 8, 2018
    Applicant: TOYO TANSO CO., LTD.
    Inventors: SATOSHI TORIMI, MASATO SHINOHARA, YOUJI TERAMOTO, NORIHITO YABUKI, SATORU NOGAMI, MAKOTO KITABATEKE
  • Publication number: 20170345672
    Abstract: Provided is a surface treatment method for a SiC substrate (40), the method being capable of controlling whether to generate a step bunching or the type of step bunching that is generated. In the surface treatment method in which the surface of the SiC substrate (40) is etched by heating the SiC substrate (40) under Si vapor pressure, an etching mode and an etching depth which are determined at least on the basis of an etching rate, are controlled to etch the SiC substrate (40), so that a surface pattern of the SiC substrate (40) after etching treatment is controlled.
    Type: Application
    Filed: November 17, 2015
    Publication date: November 30, 2017
    Applicants: KWANSEI GAKUIN EDUCATIONAL FOUNDATION, TOYO TANSO CO., LTD.
    Inventors: Tadaaki Kaneko, Koji Ashida, Yasunori Kutsuma, Satoshi Torimi, Masato Shinohara, Youji Teramoto, Norihito Yabuki, Satoru Nogami
  • Publication number: 20170323797
    Abstract: Provided is a method for controlling the rate of etching of a SiC substrate based on a composition of a storing container. The etching method of the present invention is for etching the SiC substrate by heating the SiC substrate under Si vapor pressure, in a state where the SiC substrate is stored in a crucible. The crucible is formed of a tantalum metal, and has a tantalum carbide layer provided on an internal space side of the tantalum metal, and a tantalum silicide layer provided on the side further toward the internal space side than the tantalum carbide layer. The rate of etching of the SiC substrate is controlled based on difference in a composition of the tantalum silicide layer.
    Type: Application
    Filed: November 17, 2015
    Publication date: November 9, 2017
    Applicants: Toyo Tanso Co., Ltd., KWANSEI GAKUIN EDUCATIONAL FOUNDATION
    Inventors: Satoshi Torimi, Masato Shinohara, Youji Teramoto, Norihito Yabuki, Satoru Nogami, Tadaaki Kaneko, Koji Ashida, Yasunori Kutsuma
  • Publication number: 20170236905
    Abstract: Provided is a method for manufacturing a thin SiC wafer by which a SiC wafer is thinned using a method without generating crack or the like, the method in which polishing after adjusting the thickness of the SiC wafer can be omitted. The method for manufacturing the thin SiC wafer 40 includes a thinning step. In the thinning step, the thickness of the SiC wafer 40 can be decreased to 100 ?m or less by performing the Si vapor pressure etching in which the surface of the SiC wafer 40 is etched by heating the SiC wafer 40 after cutting out of an ingot 4 under Si vapor pressure.
    Type: Application
    Filed: November 23, 2016
    Publication date: August 17, 2017
    Applicant: TOYO TANSO CO., LTD.
    Inventors: Satoshi Torimi, Masato Shinohara, Youji Teramoto, Norihito Yabuki, Satoru Nogami, Makoto Kitabatake
  • Publication number: 20090191360
    Abstract: Provided is a strip crossbow reduction and vibration reduction method (strip stabilization method) including of controlling an exciting current to an electromagnet based on a distance to a strip being conveyed, the first distance being detected by a displacement sensor, and performing crossbow reduction and vibration reduction on the strip by means of an electromagnetic force of the electromagnet. The method is characterized in that the exciting current applied to the electromagnet is controlled based on the distance and a target position corresponding to the distance, and that the exciting current is applied to the electromagnet when the strip is present within detectable range of the displacement sensor whereas the exciting current is not applied to the electromagnet when the strip is not present within the detectable range of the displacement sensor.
    Type: Application
    Filed: January 12, 2009
    Publication date: July 30, 2009
    Applicant: Mitsubishi-Hitachi Metals Machinery, Inc.
    Inventors: Youji TERAMOTO, Masami KAWANISHI