Patents by Inventor Young Hee Song

Young Hee Song has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20120140210
    Abstract: A tray, a testing apparatus and a testing method using the same are disclosed. The testing apparatus includes a tray having a plurality of light sources received therein, the plurality of light sources outputting light when power is applied thereto; a plurality of optical receiver units arranged to correspond to the plurality of light sources and receiving the light outputted from each of the plurality of light sources; a plurality of probe units arranged to correspond to the plurality of light sources and applying power to each of the plurality of light sources; a power supply control unit selectively controlling power applied to the plurality of probe units; and an optical properties analyzing unit analyzing properties of optical signals from the light received by the optical receiver units.
    Type: Application
    Filed: November 17, 2011
    Publication date: June 7, 2012
    Inventors: Cheol Jun YOO, Young Hee SONG, Seong Deok HWANG
  • Publication number: 20120138974
    Abstract: There is provided a light emitting device package including: a substrate having a circuit pattern formed on at least one surface thereof and including an opening; a wavelength conversion layer formed by filling at least a portion of the opening with a wavelength conversion material; and at least one light emitting device disposed on a surface of the wavelength conversion layer and electrically connected to the circuit pattern.
    Type: Application
    Filed: December 6, 2011
    Publication date: June 7, 2012
    Inventors: Cheol Jun YOO, Young Hee Song, Seong Deok Hwang, Sang Hyun Lee
  • Publication number: 20120104631
    Abstract: A semiconductor module may include a circuit substrate with a first die on the circuit substrate and a second die on the first die. The first die may include at least one first data input/output pad on a first peripheral portion of the first die and at least one first control/address pad on a third peripheral portion, the third peripheral portion being separate from the first peripheral portion of the first die. The second die may include at least one second data input/output pad on a second peripheral portion and at least one second control/address pad on a fourth peripheral portion. The second peripheral portion of the second die is not overlapped with the first peripheral portion of the first die in plan view. The fourth peripheral portion of the second die overlaps at least a portion of the third peripheral portion of the first die.
    Type: Application
    Filed: January 6, 2012
    Publication date: May 3, 2012
    Inventors: Sun-Won Kang, Young-Hee Song, Tae-Gyeong Chung, Nam-Seog Kim, Seung-Duk Baek
  • Publication number: 20120074438
    Abstract: A method for manufacturing a light emitting device includes forming a plurality of light emitting elements on a light emitting element substrate. an identification portion is formed on each of the light emitting elements to allow a pertinent light emitting element to be distinguishable from other light emitting elements. The light emitting elements are separated to form a plurality of light emitting devices. The identification portion may have an external appearance allowing each of the light emitting elements to be distinguishable from the other light emitting elements.
    Type: Application
    Filed: September 23, 2011
    Publication date: March 29, 2012
    Inventors: Seong Deok HWANG, Young Hee Song, Seong Jae Hong, Il Woo Park
  • Patent number: 8115324
    Abstract: A semiconductor module may include a circuit substrate with a first die on the circuit substrate and a second die on the first die. The first die may include at least one first data input/output pad on a first peripheral portion of the first die and at least one first control/address pad on a third peripheral portion, the third peripheral portion being separate from the first peripheral portion of the first die. The second die may include at least one second data input/output pad on a second peripheral portion and at least one second control/address pad on a fourth peripheral portion. The second peripheral portion of the second die is not overlapped with the first peripheral portion of the first die in plan view. The fourth peripheral portion of the second die overlaps at least a portion of the third peripheral portion of the first die.
    Type: Grant
    Filed: November 13, 2008
    Date of Patent: February 14, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sun-Won Kang, Young-Hee Song, Tae-Gyeong Chung, Nam-Seog Kim, Seung-Duk Baek
  • Patent number: 8116088
    Abstract: Provided are a semiconductor package, a method of forming the semiconductor package, and a printed circuit board (PCB). The semiconductor package includes: a PCB including at least two parts divided by an isolation region; a semiconductor chip mounted on the PCB; and a molding layer disposed in the isolation region. The method includes: preparing a PCB, the PCB including a plurality of chip regions and a scribe region; forming isolation regions dividing each of the chip regions into two parts, the isolation regions including inner isolation regions and outer isolation regions, the inner isolation regions being provided in the chip regions, the outer isolation regions being provided at both ends of the inner isolation regions so as to extend toward the scribe region; mounting semiconductor chips on the chip regions; and cutting the PCB along the scribe region to divide the chip regions into at least two parts.
    Type: Grant
    Filed: May 6, 2008
    Date of Patent: February 14, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Mu-Seob Shin, Min-Young Son, Tae-Sung Yoon, Young-Hee Song, Byung-Seo Kim
  • Publication number: 20110272716
    Abstract: A lead frame for a chip package, a chip package, a package module, and an illumination apparatus including the chip package module. The chip package includes a first coupling portion and a second coupling portion that are coupled to each other on edges of a lead frame for mounting a chip thereon, and thus a package module is easily embodied by coupling the first coupling portion and the second coupling portion to each other.
    Type: Application
    Filed: May 6, 2011
    Publication date: November 10, 2011
    Inventors: Young-jin LEE, Jeong-wook Lee, Kyung-mi Moon, Young-hee Song, III-heung Choi
  • Publication number: 20110267814
    Abstract: An illumination apparatus includes a light source unit comprising at least one light source module comprising a plurality of light-emitting device chips and a lead frame on which the light-emitting device chips are mounted and which connects the mounted light-emitting device chips; a diffusion cover having an interior space in which the light source module is accommodated and diffusing light emitted from the light source module; and an installation portion formed adjacent to the diffusion cover to install the light source module.
    Type: Application
    Filed: May 3, 2011
    Publication date: November 3, 2011
    Inventors: Kyung-mi Moon, Young-hee Song, Ill-heung Choi, Jeong-wook Lee, Yong-jin Lee
  • Publication number: 20110260646
    Abstract: Lead frames for light emitting device packages, light emitting device packages, and illumination apparatuses employing the light emitting device packages. The lead frame including a plurality of mounting portions on which a plurality of light emitting device chips are mounted; a plurality of connection portions for circuit connecting the plurality of light emitting device chips; a terminal portion extended from the plurality of connection portions. The light emitting device package is formed by directly mounting the plurality of light emitting device chips on the lead frame and packaging the mounted light emitting device chips on the lead frame. The lead frame includes a plurality of connection portions for circuit connecting the plurality of light emitting device chips and a terminal portion in which a part of a circuit thereof is exposed.
    Type: Application
    Filed: April 22, 2011
    Publication date: October 27, 2011
    Inventors: Kyung-mi MOON, Young-hee Song, Ill-heung Choi, Jeong-wook Lee, Young-jin Lee
  • Publication number: 20100320597
    Abstract: A system-in-package, comprising a wafer level stack structure, including at least one first device chip including a first device region having a plurality of input/output(I/O) pads, and at least one second device chip including a second device region having a plurality of input/output(I/O) pads and a second peripheral region surrounding the second device region, wherein the size of the second device region is different from the size of the first device region, wherein the at least one first device chip and the at least one second device chip have approximately equal size; and a common circuit board to which the wafer level stack structure is connected.
    Type: Application
    Filed: July 26, 2010
    Publication date: December 23, 2010
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kang-Wook Lee, Se-Yong Oh, Young-Hee Song, Gu-Sung Kim
  • Patent number: 7825523
    Abstract: A semiconductor package includes a semiconductor substrate having integrated circuits formed on a cell region and a peripheral circuit region adjacent to each other. A bond pad-wiring pattern is formed on the semiconductor substrate. A pad-rearrangement pattern is electrically connected to the bond pad-wiring pattern, The pad-rearrangement pattern includes a bond pad disposed over at least a part of the cell region.
    Type: Grant
    Filed: December 27, 2006
    Date of Patent: November 2, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Hee Song, Il-Heung Choi, Jeong-Jin Kim, Hae-Jeong Sohn, Chung-Woo Lee
  • Patent number: 7824959
    Abstract: A method of forming a wafer level stack structure, including forming a first wafer including a first device chip, wherein the first device chip includes a plurality of input/output (I/O) pads, forming a second wafer including a second device chip, wherein each second device chip contains a second plurality of I/O pads, the second device chip is approximately equal in size to the first chip size, stacking the first wafer and the second wafer, and coupling the first wafer and the second wafer to each other. A method of forming a system-in-package for containing a wafer level stack structure, including forming a wafer level stack structure including a first device chip having a first plurality of input/output (I/O) pads and a second device chip having a second plurality of I/O pads, and forming a common circuit board to which the wafer level stack structure is connected.
    Type: Grant
    Filed: March 28, 2007
    Date of Patent: November 2, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kang-Wook Lee, Se-Yong Oh, Young-Hee Song, Gu-Sung Kim
  • Patent number: 7821127
    Abstract: A method and apparatus of fabricating a semiconductor device are disclosed. The semiconductor device may include a buffer chip package having a buffer chip mounted on a buffer chip substrate and at least one memory package mounted on the buffer chip substrate, wherein the at least one memory package may include a plurality of memory chips. Further, the buffer chip package may have a plurality of external connection terminals.
    Type: Grant
    Filed: January 13, 2005
    Date of Patent: October 26, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jong-Joo Lee, Young-Hee Song
  • Patent number: 7786594
    Abstract: A wafer level stack structure, including a first wafer including at least one first device chip of a first chip size, wherein each first device chip contains a first plurality of input/output (I/O) pads, a second wafer including at least one second device chip of a second chip size smaller than the first chip size, wherein each second device chip contains a second plurality of I/O pads, wherein the at least one second device chip is increased to the first chip size, wherein the first wafer and the second wafer are stacked, and wherein the first wafer and the second wafer are coupled to each other. A system-in-package, including a wafer level stack structure including at least one first device chip with a first plurality of input/output (I/O) pads and at least one second device chip with a second plurality of I/O pads, and a common circuit board to which the wafer level stack structure is connected.
    Type: Grant
    Filed: July 9, 2007
    Date of Patent: August 31, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kang-Wook Lee, Se-Yong Oh, Young-Hee Song, Gu-Sung Kim
  • Patent number: 7732319
    Abstract: An interconnection structure includes an integrated circuit (IC) chip having internal circuitry and a terminal to electrically connect the internal circuitry to an external circuit, a passivation layer disposed on a top surface of the IC chip, the passivation layer configured to protect the internal circuitry and to expose the terminal, an input/output (I/O) pad, where the I/O pad includes a first portion in contact with the terminal and a second portion that extends over the passivation layer, and an electroless plating layer disposed on the I/O pad.
    Type: Grant
    Filed: October 19, 2007
    Date of Patent: June 8, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Se-Young Jeong, Sung-Min Sim, Soon-Bum Kim, In-Young Lee, Young-Hee Song
  • Patent number: 7585700
    Abstract: Disclosed herein is a ball grid array (BGA) package stack that is not limited by ball arrangement because it utilizes a foldable circuit substrate, which permits interconnection between upper and lower individual BGA packages. The foldable circuit substrate has three portions. By bending the middle second portion, the foldable circuit substrate is folded in two. In the lower BGA package, an IC chip is attached on and electrically connected to a top surface of the first portion, and external connection terminals such as solder balls are formed on a bottom surface of the first portion. The top surface of the first portion is covered with a molding resin to protect the chip, and the third portion is placed on an upper surface of the molding resin. The upper BGA package is constructed in a similar manner to the lower BGA package as described above.
    Type: Grant
    Filed: June 14, 2006
    Date of Patent: September 8, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jung-Jin Kim, Young-Hee Song, Dong-Ho Lee
  • Patent number: 7576440
    Abstract: A semiconductor chip comprises a semiconductor substrate having integrated circuits formed on a cell region and a peripheral circuit region adjacent to each other. A bond pad-wiring pattern is formed on the semiconductor substrate. A pad-rearrangement pattern is electrically connected to the bond pad-wiring pattern. The pad-rearrangement pattern includes a bond pad disposed over at least a part of the cell region. The bond pad-wiring pattern is formed substantially in a center region of the semiconductor substrate. Thus, with the embodiments of the present invention, the overall chip size can thereby be substantially reduced and an MCP can be fabricated without the problems mentioned above.
    Type: Grant
    Filed: November 2, 2006
    Date of Patent: August 18, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Hee Song, Il-Heung Choi, Jeong-Jin Kim, Hae-Jeong Sohn, Chung-Woo Lee
  • Patent number: 7547977
    Abstract: In one embodiment, a semiconductor chip has one or more peripheral bond pads. The semiconductor chip comprises a semiconductor substrate having a cell region and a peripheral circuit region adjacent to each other; a bond pad-wiring pattern formed on at least a part of the peripheral region of the semiconductor substrate; a passivation layer formed on the bond pad-wiring pattern and exposed portions of the semiconductor substrate; a pad-rearrangement pattern disposed over the passivation layer and electrically connected to the bond pad-wiring pattern; and an insulating layer formed over the pad-rearrangement pattern. The insulating layer has an opening therein that exposes a portion of the pad-rearrangement pattern to define a bond pad. The bond pad is disposed over at least a part of the cell region.
    Type: Grant
    Filed: December 27, 2006
    Date of Patent: June 16, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Hee Song, Il-Heung Choi, Jeong-Jin Kim, Hae-Jeong Sohn, Chung-Woo Lee
  • Patent number: 7541682
    Abstract: A semiconductor chip has one or more peripheral bond pads. The semiconductor chip comprises a semiconductor substrate having a cell region and a peripheral circuit region adjacent to each other. A bond pad-wiring pattern is formed on at least a part of the peripheral region of the semiconductor substrate. A passivation layer is formed on the bond pad-wiring pattern and exposed portions of the semiconductor substrate; a pad-rearrangement pattern disposed over the passivation layer and electrically connected to the bond pad-wiring pattern; and an insulating layer formed over the pad-rearrangement pattern. The insulating layer has an opening therein that exposes a portion of the pad-rearrangement pattern to define a bond pad. The bond pad is disposed over at least a part of the cell region.
    Type: Grant
    Filed: November 2, 2006
    Date of Patent: June 2, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Hee Song, Il-Heung Choi, Jeong-Jin Kim, Hae-Jeong Sohn, Chung-Woo Lee
  • Publication number: 20090127717
    Abstract: A semiconductor module may include a circuit substrate with a first die on the circuit substrate and a second die on the first die. The first die may include at least one first data input/output pad on a first peripheral portion of the first die and at least one first control/address pad on a third peripheral portion, the third peripheral portion being separate from the first peripheral portion of the first die. The second die may include at least one second data input/output pad on a second peripheral portion and at least one second control/address pad on a fourth peripheral portion. The second peripheral portion of the second die is not overlapped with the first peripheral portion of the first die in plan view. The fourth peripheral portion of the second die overlaps at least a portion of the third peripheral portion of the first die.
    Type: Application
    Filed: November 13, 2008
    Publication date: May 21, 2009
    Inventors: Sun-Won Kang, Young-Hee Song, Tae-Gyeong Chung, Nam-Seog Kim, Seung-Duk Baek