Patents by Inventor Young Hy Jung

Young Hy Jung has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11450587
    Abstract: An electronic device includes a stack with at least one electrically conductive layer structure and/or at least one electrically insulating layer structure, a plurality of processing components on and/or in the stack, a process control component coupled with at least part of the processing components for transmitting signals and configured for controlling processes executed by the processing components and/or by the process control component, and a heat removal structure on or above which at least one of the process control component and the processing components is arranged.
    Type: Grant
    Filed: March 3, 2021
    Date of Patent: September 20, 2022
    Assignee: AT&S Austria Technologie & Systemtechnik Aktiengesellschaft
    Inventors: Marco Gavagnin, Gerald Weis, Markus Leitgeb, Gernot Grober, Young Hy Jung
  • Publication number: 20210280490
    Abstract: An electronic device includes a stack with at least one electrically conductive layer structure and/or at least one electrically insulating layer structure, a plurality of processing components on and/or in the stack, a process control component coupled with at least part of the processing components for transmitting signals and configured for controlling processes executed by the processing components and/or by the process control component, and a heat removal structure on or above which at least one of the process control component and the processing components is arranged.
    Type: Application
    Filed: March 3, 2021
    Publication date: September 9, 2021
    Inventors: Marco Gavagnin, Gerald Weis, Markus Leitgeb, Gernot Grober, Young Hy Jung
  • Publication number: 20120115278
    Abstract: A stacked semiconductor package includes a semiconductor chip module including at least two semiconductor chips with a semiconductor chip body having an upper surface, a lower surface, side surfaces coupling the upper surface and the lower surface, and a circuit part. The semiconductor chips include pads coupled to the circuit part and disposed at an edge of the upper surface. A recess parts are concavely formed in the side surfaces corresponding to each pad. Conductive connection patterns cover the recess parts, and each conductive connection pattern is electrically connected to a corresponding bonding pad. The is semiconductor chip module is disposed on a substrate, and the contact pads of the semiconductor substrate are electrically connected to the conductive connection patterns. The stacked semiconductor package provides an improved structure that can contain a plurality of stacked semiconductor chips with no reduction in data storage capacity.
    Type: Application
    Filed: January 11, 2012
    Publication date: May 10, 2012
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventor: Young Hy JUNG
  • Patent number: 8024857
    Abstract: A substrate for a semiconductor package having a reinforcing member that prevents or minimizes distortions is presented. The substrate for the semiconductor package includes a substrate body, an insulation layer, and a reinforcing member. The substrate body has a first region having a plurality of chip mount regions, a second region disposed along a periphery of the first region, a circuit pattern disposed in each chip mount region and a dummy pattern disposed along the second region. The insulation layer covers the first and second regions and has an opening exposing some portion of each circuit pattern. The reinforcing member is disposed in the second region and prevents deflection of the substrate body.
    Type: Grant
    Filed: December 31, 2008
    Date of Patent: September 27, 2011
    Assignee: Hynix Semiconductor Inc.
    Inventors: Young Hy Jung, Jae Sung Oh, Ki Il Moon, Ki Chae Kim, Chan Sun Lee, Jin Ho Gwon, Jae Youn Choi
  • Publication number: 20100117200
    Abstract: A substrate for a semiconductor package having a reinforcing member that prevents or minimizes distortions is presented. The substrate for the semiconductor package includes a substrate body, an insulation layer, and a reinforcing member. The substrate body has a first region having a plurality of chip mount regions, a second region disposed along a periphery of the first region, a circuit pattern disposed in each chip mount region and a dummy pattern disposed along the second region. The insulation layer covers the first and second regions and has an opening exposing some portion of each circuit pattern. The reinforcing member is disposed in the second region and prevents deflection of the substrate body.
    Type: Application
    Filed: December 31, 2008
    Publication date: May 13, 2010
    Inventors: Young Hy JUNG, Jae Sung OH, Ki Il MOON, Ki Chae KIM, Chan Sun LEE, Jin Ho GWON, Jae Youn CHOI
  • Patent number: 7652362
    Abstract: A package stack includes at least two packages stacked on each other. Each package has a substrate, a circuit pattern positioned on the substrate, a semiconductor chip attached to the substrate, and a number of through-vias formed on a lateral surface. A number of electrical connection members are attached to the through-vias so as to electrically connect the packages to each other. The through-vias are vertically positioned on the lateral or side surface of the packages. And a solder ball is attached to the lower surface of the substrate of the lowest package.
    Type: Grant
    Filed: July 12, 2006
    Date of Patent: January 26, 2010
    Assignee: Hynix Semiconductor Inc.
    Inventors: Young Hy Jung, Chan Sun Lee
  • Publication number: 20090096076
    Abstract: A stacked semiconductor package includes a semiconductor chip module including at least two semiconductor chips with a semiconductor chip body having an upper surface, a lower surface, side surfaces coupling the upper surface and the lower surface, and a circuit part. The semiconductor chips include pads coupled to the circuit part and disposed at an edge of the upper surface. A recess parts are concavely formed in the side surfaces corresponding to each pad. Conductive connection patterns cover the recess parts, and each conductive connection pattern is electrically connected to a corresponding bonding pad. The semiconductor chip module is disposed on a substrate, and the contact pads of the semiconductor substrate are electrically connected to the conductive connection patterns. The stacked semiconductor package provides an improved structure that can contain a plurality of stacked semiconductor chips with no reduction in data storage capacity.
    Type: Application
    Filed: November 15, 2007
    Publication date: April 16, 2009
    Inventor: Young Hy JUNG