Patents by Inventor Young-Kun Jee

Young-Kun Jee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20200075561
    Abstract: A semiconductor package includes a first substrate, a first semiconductor chip mounted on the first substrate, an interposer substrate and a chip package stacked on the first semiconductor chip, and a first molding layer encapsulating the first semiconductor chip and the chip package. The chip package includes a second semiconductor chip on the interposer substrate. The interposer substrate has a base layer consisting of silicon, a conductive pattern on a top surface of the base layer, and a through-electrode extending through the base layer and connected to the conductive pattern.
    Type: Application
    Filed: March 11, 2019
    Publication date: March 5, 2020
    Inventors: JI HWANG KIM, JONGBO SHIM, WON IL LEE, JANGWOO LEE, YOUNG KUN JEE
  • Publication number: 20200020647
    Abstract: A semiconductor chip module includes a chip package and a printed circuit board (PCB) to which the chip package is mounted. The chip package includes a substrate, a processor disposed in a central region of the substrate, a plurality of active chips disposed around the processor, a plurality of dummy chips disposed in spaces between the plurality of active chips, and an epoxy resin fixing the plurality of active chips and the plurality of dummy chips to the substrate. Channels of the epoxy resin extend between an uppermost surface of a chip body of each of the dummy chips and the substrate of the chip package to control or mitigate warping of the chip package.
    Type: Application
    Filed: November 23, 2018
    Publication date: January 16, 2020
    Inventors: YOUNG KUN JEE, JI HWANG KIM, UN BYOUNG KANG
  • Publication number: 20200006242
    Abstract: A semiconductor package includes a silicon substrate including a cavity and a plurality of through holes spaced apart from the cavity, a first semiconductor chip in the cavity, a plurality of conductive vias in the plurality of through holes, a first redistribution layer on the silicon substrate and connected to the first semiconductor chip and the conductive vias, and a second redistribution layer below the silicon substrate and connected to the first semiconductor chip and the plurality of conductive vias.
    Type: Application
    Filed: November 27, 2018
    Publication date: January 2, 2020
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Young Kun JEE, II Hwan KIM, Un Byoung KANG
  • Patent number: 10020290
    Abstract: A semiconductor device includes at least first and second semiconductor chips stacked on each other along a first direction, at least one through-silicon-via (TSV) through at least the first semiconductor chip of the first and second semiconductor chips, a contact pad on the at least one TSV of the first semiconductor chip, the contact pad electrically connecting the TSV of the first semiconductor chip to the second semiconductor chip, and a plurality of dummy pads on the first semiconductor chip, the plurality of dummy pads being spaced apart from each other and from the contact pad along a second direction, and the dummy pads having same heights as the contact pads as measured between respective top and bottom surfaces along the first direction.
    Type: Grant
    Filed: July 28, 2017
    Date of Patent: July 10, 2018
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Yeong-Hwan Choe, Tae-Joo Hwang, Tae-Hong Min, Young-Kun Jee, Sang-Uk Han
  • Publication number: 20170330862
    Abstract: A semiconductor device includes at least first and second semiconductor chips stacked on each other along a first direction, at least one through-silicon-via (TSV) through at least the first semiconductor chip of the first and second semiconductor chips, a contact pad on the at least one TSV of the first semiconductor chip, the contact pad electrically connecting the TSV of the first semiconductor chip to the second semiconductor chip, and a plurality of dummy pads on the first semiconductor chip, the plurality of dummy pads being spaced apart from each other and from the contact pad along a second direction, and the dummy pads having same heights as the contact pads as measured between respective top and bottom surfaces along the first direction.
    Type: Application
    Filed: July 28, 2017
    Publication date: November 16, 2017
    Inventors: Yeong-Hwan CHOE, Tae-Joo HWANG, Tae-Hong MIN, Young-Kun JEE, Sang-Uk HAN
  • Patent number: 9721926
    Abstract: A semiconductor device includes at least first and second semiconductor chips stacked on each other along a first direction, at least one silicon-through-via (TSV) through at least the first semiconductor chip of the first and second semiconductor chips, a contact pad on the at least one TSV of the first semiconductor chip, the contact pad electrically connecting the TSV of the first semiconductor chip to the second semiconductor chip, and a plurality of dummy pads on the first semiconductor chip, the plurality of dummy pads being spaced apart from each other and from the contact pad along a second direction, and the dummy pads having same heights as the contact pads as measured between respective top and bottom surfaces along the first direction.
    Type: Grant
    Filed: August 13, 2015
    Date of Patent: August 1, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Yeong-Hwan Choe, Tae-Joo Hwang, Tae-Hong Min, Young-Kun Jee, Sang-Uk Han
  • Patent number: 9721930
    Abstract: A semiconductor package includes a first semiconductor chip stacked on a package substrate in which a first surface of the first semiconductor chip faces the package substrate and a second surface that is opposite to the first surface, a second semiconductor chip stacked on the first semiconductor chip that includes a third surface facing the first semiconductor chip and a fourth surface that is opposite to the third surface, and an integral adhesive structure that substantially continuously fills a first space between the package substrate and the first semiconductor chip and a second space between the first and second semiconductor chips. The integral adhesive structure includes an extension protruding from outer sidewalls of the first and second semiconductor chips. The extension has one continuously convex sidewall between a level of the first surface and a level of the fourth surface.
    Type: Grant
    Filed: May 30, 2016
    Date of Patent: August 1, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hyoungjoo Lee, Minsoo Kim, Teak Hoon Lee, Young Kun Jee
  • Patent number: 9589947
    Abstract: Provided are semiconductor devices and methods of manufacturing the same. The semiconductor package includes a substrate, a first semiconductor chip mounted on the circuit substrate and having a first width, a second semiconductor chip overlying the first semiconductor chip and having a second width greater than the first width, and a first under filler disposed between the first and second semiconductor chips, covering a side surface of the first semiconductor chip and having an inclined side surface.
    Type: Grant
    Filed: December 10, 2014
    Date of Patent: March 7, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jihwan Hwang, Young Kun Jee, Jung-Hwan Kim, Tae Hong Min, Kwang-chul Choi
  • Patent number: 9543276
    Abstract: A chip-stacked semiconductor package including a first chip having a plurality of first real bump pads and a plurality of first dummy bump pads, a second chip on the first chip, the second chip including a plurality of real bumps and a plurality of bridge dummy bumps, the plurality of real bumps electrically connected to the plurality of first real bump pads, the plurality of bridge dummy bumps connected to the plurality of first dummy bump pads, and a sealing member sealing the first chip and the second chip may be provided.
    Type: Grant
    Filed: August 5, 2015
    Date of Patent: January 10, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-kun Jee, Tae-hong Min, Sun-kyoung Seo
  • Publication number: 20170005075
    Abstract: A semiconductor package includes a first semiconductor chip stacked on a package substrate in which a first surface of the first semiconductor chip faces the package substrate and a second surface that is opposite to the first surface, a second semiconductor chip stacked on the first semiconductor chip that includes a third surface facing the first semiconductor chip and a fourth surface that is opposite to the third surface, and an integral adhesive structure that substantially continuously fills a first space between the package substrate and the first semiconductor chip and a second space between the first and second semiconductor chips. The integral adhesive structure includes an extension protruding from outer sidewalls of the first and second semiconductor chips. The extension has one continuously convex sidewall between a level of the first surface and a level of the fourth surface.
    Type: Application
    Filed: May 30, 2016
    Publication date: January 5, 2017
    Inventors: Hyoungjoo LEE, Minsoo KIM, Teak Hoon LEE, YOUNG KUN JEE
  • Patent number: 9376541
    Abstract: A non-conductive material layer, selected from a non-conductive film and a non-conductive polymer paste, and containing a dispersion of zinc (Zn) particles is disclosed, together with semiconductor packages including the non-conductive material layer. The non-conductive material layer contains zinc (Zn) particles having an average particle diameter of about 1 nm to about 200 nm in a non-conductive polymer base material of a film type, and a semiconductor package includes the non-conductive film. By using the non-conductive film and/or the non-conductive paste containing the zinc dispersion, e a semiconductor package having excellent electric connection properties and high reliability may be manufactured through simple processes at low manufacturing costs.
    Type: Grant
    Filed: May 28, 2014
    Date of Patent: June 28, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Un-byoung Kang, Kyung-wook Paik, Tae-Je Cho, Young-kun Jee, Sun-kyoung Seo, Yong-won Choi, Ji-won Shin
  • Patent number: 9324683
    Abstract: In one embodiment, a semiconductor package includes a circuit substrate, a plurality of semiconductor chips stacked on the circuit substrate, insulating adhesive patterns interposed between the semiconductor chips, a heat slug provided on an uppermost semiconductor chip and adhered to the uppermost semiconductor chip by a heat dissipative adhesive pattern, and a mold structure provided on the circuit substrate to cover sidewalls of the semiconductor chips, the insulating adhesive patterns, the heat dissipative adhesive pattern and the heat slug. A failure of the semiconductor package during a manufacturing process of the mold structure may be reduced. The semiconductor package may therefore have good operating characteristics and reliability.
    Type: Grant
    Filed: June 28, 2014
    Date of Patent: April 26, 2016
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Tae-Hong Min, Young-Kun Jee, Tae-Je Cho
  • Publication number: 20160064357
    Abstract: A semiconductor device includes at least first and second semiconductor chips stacked on each other along a first direction, at least one silicon-through-via (TSV) through at least the first semiconductor chip of the first and second semiconductor chips, a contact pad on the at least one TSV of the first semiconductor chip, the contact pad electrically connecting the TSV of the first semiconductor chip to the second semiconductor chip, and a plurality of dummy pads on the first semiconductor chip, the plurality of dummy pads being spaced apart from each other and from the contact pad along a second direction, and the dummy pads having same heights as the contact pads as measured between respective top and bottom surfaces along the first direction.
    Type: Application
    Filed: August 13, 2015
    Publication date: March 3, 2016
    Inventors: Yeong-Hwan CHOE, Tae-Joo HWANG, Tae-Hong MIN, Young-Kun JEE, Sang-Uk HAN
  • Publication number: 20160056101
    Abstract: A chip-stacked semiconductor package including a first chip having a plurality of first real bump pads and a plurality of first dummy bump pads, a second chip on the first chip, the second chip including a plurality of real bumps and a plurality of bridge dummy bumps, the plurality of real bumps electrically connected to the plurality of first real bump pads, the plurality of bridge dummy bumps connected to the plurality of first dummy bump pads, and a sealing member sealing the first chip and the second chip may be provided.
    Type: Application
    Filed: August 5, 2015
    Publication date: February 25, 2016
    Inventors: Young-kun JEE, Tae-hong MIN, Sun-kyoung SEO
  • Patent number: 9159651
    Abstract: A semiconductor package includes a first semiconductor chip on a substrate and having a plurality of through-silicon vias (TSVs). A second semiconductor chip having an active layer is on the first semiconductor chip. An adhesive layer is between the first semiconductor chip and the active layer. Connection terminals extend through the adhesive layer and are connected to the TSVs and the active layer. Side surfaces of the adhesive layer are aligned with side surfaces of the second semiconductor chip.
    Type: Grant
    Filed: September 30, 2013
    Date of Patent: October 13, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Teak-Hoon Lee, Ji-Hwang Kim, Sang-Wook Park, Young-Kun Jee
  • Patent number: 9082871
    Abstract: A substrate of a semiconductor package includes a first wiring substrate having a first surface and a second surface facing each other, the first surface having a semiconductor chip mounted thereon, a first support carrier, and an adhesive film connecting the second surface and the first support carrier.
    Type: Grant
    Filed: February 11, 2015
    Date of Patent: July 14, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Gi-Jun Park, Won-Keun Kim, Teak-Hoon Lee, Chang-Seong Jeon, Young-Kun Jee
  • Publication number: 20150155259
    Abstract: A substrate of a semiconductor package includes a first wiring substrate having a first surface and a second surface facing each other, the first surface having a semiconductor chip mounted thereon, a first support carrier, and an adhesive film connecting the second surface and the first support carrier.
    Type: Application
    Filed: February 11, 2015
    Publication date: June 4, 2015
    Applicant: Samsung Electronics Co., Ltd
    Inventors: Gi-Jun PARK, Won-Keun KIM, Teak-Hoon LEE, Chang-Seong JEON, Young-Kun JEE
  • Publication number: 20150102485
    Abstract: A non-conductive material layer, selected from a non-conductive film and a non-conductive polymer paste, and containing a dispersion of zinc (Zn) particles is disclosed, together with semiconductor packages including the non-conductive material layer. The non-conductive material layer contains zinc (Zn) particles having an average particle diameter of about 1 nm to about 200 nm in a non-conductive polymer base material of a film type, and a semiconductor package includes the non-conductive film. By using the non-conductive film and/or the non-conductive paste containing the zinc dispersion, e a semiconductor package having excellent electric connection properties and high reliability may be manufactured through simple processes at low manufacturing costs.
    Type: Application
    Filed: May 28, 2014
    Publication date: April 16, 2015
    Applicants: KOREA ADVANCED INSTITUTE OF SCIENCE AND TECHNOLOGY, Samsung Electronics Co., Ltd.
    Inventors: Un-byoung Kang, Kyung-wook Paik, Tae-Je Cho, Young-kun Jee, Sun-kyoung Seo, Yong-won Choi, Ji-won Shin
  • Publication number: 20150093857
    Abstract: Provided are semiconductor devices and methods of manufacturing the same. The semiconductor package includes a substrate, a first semiconductor chip mounted on the circuit substrate and having a first width, a second semiconductor chip overlying the first semiconductor chip and having a second width greater than the first width, and a first under filler disposed between the first and second semiconductor chips, covering a side surface of the first semiconductor chip and having an inclined side surface.
    Type: Application
    Filed: December 10, 2014
    Publication date: April 2, 2015
    Inventors: Jihwan HWANG, Young Kun JEE, Jung-Hwan KIM, Tae Hong MIN, Kwang-chul CHOI
  • Patent number: 8987904
    Abstract: A substrate of a semiconductor package includes a first wiring substrate having a first surface and a second surface facing each other, the first surface having a semiconductor chip mounted thereon, a first support carrier, and an adhesive film connecting the second surface and the first support carrier.
    Type: Grant
    Filed: May 23, 2013
    Date of Patent: March 24, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Gi-Jun Park, Won-Keun Kim, Teak-Hoon Lee, Chang-Seong Jeon, Young-Kun Jee