Patents by Inventor Yuichi Kunori

Yuichi Kunori has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20220340646
    Abstract: [Summary] [Purpose] The invention provides a novel therapeutic agent or prophylactic agent for cognitive disorders. [Solution Means] The invention provides an antibody that participates in antigen-antibody reaction specifically with tau protein that has been phosphorylated in the vicinity of Ser413 of SEQ ID NO: 1, and a therapeutic agent or prophylactic agent for cognitive disorders comprising as an active ingredient a peptide that has been phosphorylated in the vicinity of Ser413.
    Type: Application
    Filed: December 1, 2021
    Publication date: October 27, 2022
    Applicants: OSAKA CITY UNIVERSITY, TEIJIN PHARMA LIMITED
    Inventors: Hiroshi MORI, Takami TOMIYAMA, Yoichi MATSUMOTO, Hiroshi EGUCHI, Yuichi KUNORI
  • Publication number: 20200148753
    Abstract: [PURPOSE] The invention provides a novel therapeutic agent or prophylactic agent for cognitive disorders. [SOLUTION MEANS] The invention provides an antibody that participates in antigen-antibody reaction specifically with tau protein that has been phosphorylated in the vicinity of Ser413 of SEQ ID NO: 1, and a therapeutic agent or prophylactic agent for cognitive disorders comprising as an active ingredient a peptide that has been phosphorylated in the vicinity of Ser413.
    Type: Application
    Filed: June 10, 2019
    Publication date: May 14, 2020
    Applicants: OSAKA CITY UNIVERSITY, TEIJIN PHARMA LIMITED
    Inventors: Hiroshi Mori, Takami Tomiyama, Yoichi Matsumoto, Hiroshi Eguchi, Yuichi Kunori
  • Publication number: 20150183854
    Abstract: [SUMMARY] [PURPOSE] The invention provides a novel therapeutic agent or prophylactic agent for cognitive disorders. [SOLUTION MEANS] The invention provides an antibody that participates in antigen-antibody reaction specifically with tau protein that has been phosphorylated in the vicinity of Ser413 of SEQ ID NO: 1, and a therapeutic agent or prophylactic agent for cognitive disorders comprising as an active ingredient a peptide that has been phosphorylated in the vicinity of Ser413.
    Type: Application
    Filed: May 30, 2013
    Publication date: July 2, 2015
    Applicants: TEIJIN PHARMA LIMITED, OSAKA CITY UNIVERSITY
    Inventors: Hiroshi Mori, Takami Tomiyama, Yoichi Matsumoto, Hiroshi Eguchi, Yuichi Kunori
  • Patent number: 8339850
    Abstract: The present invention provides a semiconductor device having a nonvolatile memory function capable of shortening an erase time and executing data access efficiently. When, under the control of a command register/control circuit, an erase voltage is applied to an embedded erase gate wiring disposed in a memory cell boundary region, and an electrical charge is transferred between a floating gate and an embedded erase gate to thereby perform an erase operation, a read selection voltage is applied to a memory gate line and an assist gate line during the application of the erase voltage to thereby carry out the reading of data.
    Type: Grant
    Filed: April 23, 2010
    Date of Patent: December 25, 2012
    Assignee: Renesas Electronics Corporation
    Inventors: Hiroaki Tanizaki, Yuichi Kunori, Tomoshi Futatsuya, Kenji Koda
  • Patent number: 7952926
    Abstract: In this AG-AND type flash memory, a layered bit line configuration where a memory array is divided into a plurality of sub blocks, new main bit lines are allocated so as to correspond to each sub block, and a main bit line is selectively connected to a global bit line in an upper layer via a switch is adopted, so that charge sharing write-in is carried out between two main bit lines. Accordingly, write-in of data into the flash memory can be carried out with low power consumption, and the threshold voltage can be controlled with precision.
    Type: Grant
    Filed: February 12, 2010
    Date of Patent: May 31, 2011
    Assignee: Renesas Electronics Corporation
    Inventors: Takashi Kono, Yuichi Kunori, Hironori Iga
  • Patent number: 7949823
    Abstract: A nonvolatile semiconductor memory device transmits/receives data to/from a data input/output terminal every j bits (e.g., eight bits). Each of memory cells in a memory cell array can hold data of n bits in correspondence to 2n threshold levels. A write data conversion circuit generates write data from bit data input from the same data input/output terminal in a set of a plurality of data of j bits input at different timings.
    Type: Grant
    Filed: February 1, 2010
    Date of Patent: May 24, 2011
    Assignee: Renesas Electronics Corporation
    Inventor: Yuichi Kunori
  • Publication number: 20100290292
    Abstract: The present invention provides a semiconductor device having a nonvolatile memory function capable of shortening an erase time and executing data access efficiently. When, under the control of a command register/control circuit, an erase voltage is applied to an embedded erase gate wiring disposed in a memory cell boundary region, and an electrical charge is transferred between a floating gate and an embedded erase gate to thereby perform an erase operation, a read selection voltage is applied to a memory gate line and an assist gate line during the application of the erase voltage to thereby carry out the reading of data.
    Type: Application
    Filed: April 23, 2010
    Publication date: November 18, 2010
    Inventors: Hiroaki TANIZAKI, Yuichi Kunori, Tomoshi Futatsuya, Kenji Koda
  • Publication number: 20100142279
    Abstract: In this AG-AND type flash memory, a layered bit line configuration where a memory array is divided into a plurality of sub blocks, new main bit lines are allocated so as to correspond to each sub block, and a main bit line is selectively connected to a global bit line in an upper layer via a switch is adopted, so that charge sharing write-in is carried out between two main bit lines. Accordingly, write-in of data into the flash memory can be carried out with low power consumption, and the threshold voltage can be controlled with precision.
    Type: Application
    Filed: February 12, 2010
    Publication date: June 10, 2010
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventors: Takashi Kono, Yuichi Kunori, Hironori Iga
  • Publication number: 20100135079
    Abstract: A nonvolatile semiconductor memory device transmits/receives data to/from a data input/output terminal every j bits (e.g., eight bits). Each of memory cells in a memory cell array can hold data of n bits in correspondence to 2n threshold levels. A write data conversion circuit generates write data from bit data input from the same data input/output terminal in a set of a plurality of data of j bits input at different timings.
    Type: Application
    Filed: February 1, 2010
    Publication date: June 3, 2010
    Applicant: Renesas Technology Corp.
    Inventor: Yuichi KUNORI
  • Patent number: 7692966
    Abstract: In this AG-AND type flash memory, a layered bit line configuration where a memory array is divided into a plurality of sub blocks, new main bit lines are allocated so as to correspond to each sub block, and a main bit line is selectively connected to a global bit line in an upper layer via a switch is adopted, so that charge sharing write-in is carried out between two main bit lines. Accordingly, write-in of data into the flash memory can be carried out with low power consumption, and the threshold voltage can be controlled with precision.
    Type: Grant
    Filed: May 28, 2008
    Date of Patent: April 6, 2010
    Assignee: Renesas Technology Corp.
    Inventors: Takashi Kono, Yuichi Kunori, Hironori Iga
  • Patent number: 7685357
    Abstract: A nonvolatile semiconductor memory device transmits/receives data to/from a data input/output terminal every j bits (e.g., eight bits). Each of memory cells in a memory cell array can hold data of n bits in correspondence to 2n threshold levels. A write data conversion circuit generates write data from bit data input from the same data input/output terminal in a set of a plurality of data of j bits input at different timings.
    Type: Grant
    Filed: October 1, 2008
    Date of Patent: March 23, 2010
    Assignee: Renesas Technology Corp.
    Inventor: Yuichi Kunori
  • Publication number: 20100044773
    Abstract: To provide a semiconductor memory device having an improved write efficiency because deterioration of a gate insulating film is suppressed. An element formation region is formed in a region of a semiconductor substrate sandwiched between element isolation regions. In the element isolation regions, a silicon oxide film is filled in a trench having a predetermined depth. An erase gate electrode is formed in the element isolation region while being buried in the silicon oxide film. Over the element formation region, floating gate electrodes are formed via a gate oxide film and control gate electrodes are formed over the floating gate electrodes via an ONO film. Two adjacent floating gate electrodes have therebetween an insulating film formed to cover the erase gate electrode.
    Type: Application
    Filed: June 30, 2009
    Publication date: February 25, 2010
    Inventors: Yoshiyuki Ishigaki, Naoki Tsuji, Hisakazu Otoi, Hiroki Mukai, Yuichi Kunori
  • Patent number: 7638411
    Abstract: The metal wirings of the uppermost layer are exposed so as to be contactable to the probe and arranged so as to be spatially separated from one another via spaces that are approximately parallel to the longitudinal direction of the dicing area, and the position and size of the space is designed considering a thickness of a cutting edge of a blade and relative positioning error, and the blade does not cross any metal wirings when the blade passes through the dicing area, thereby preventing the generation of an abruption or a burr due to the dicing to enhance a yield in IC production.
    Type: Grant
    Filed: July 25, 2008
    Date of Patent: December 29, 2009
    Assignee: Renesas Technology Corp.
    Inventors: Ryu Makabe, Yuichi Kunori
  • Publication number: 20090052244
    Abstract: A nonvolatile semiconductor memory device transmits/receives data to/from a data input/output terminal every j bits (e.g., eight bits). Each of memory cells in a memory cell array can hold data of n bits in correspondence to 2n threshold levels. A write data conversion circuit generates write data from bit data input from the same data input/output terminal in a set of a plurality of data of j bits input at different timings.
    Type: Application
    Filed: October 1, 2008
    Publication date: February 26, 2009
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventor: Yuichi KUNORI
  • Publication number: 20080293219
    Abstract: The metal wirings of the uppermost layer are exposed so as to be contactable to the probe and arranged so as to be spatially separated from one another via spaces that are approximately parallel to the longitudinal direction of the dicing area, and the position and size of the space is designed considering a thickness of a cutting edge of a blade and relative positioning error, and the blade does not cross any metal wirings when the blade passes through the dicing area, thereby preventing the generation of an abruption or a burr due to the dicing to enhance a yield in IC production.
    Type: Application
    Filed: July 25, 2008
    Publication date: November 27, 2008
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventors: Ryu Makabe, Yuichi Kunori
  • Publication number: 20080285348
    Abstract: In this AG-AND type flash memory, a layered bit line configuration where a memory array is divided into a plurality of sub blocks, new main bit lines are allocated so as to correspond to each sub block, and a main bit line is selectively connected to a global bit line in an upper layer via a switch is adopted, so that charge sharing write-in is carried out between two main bit lines. Accordingly, write-in of data into the flash memory can be carried out with low power consumption, and the threshold voltage can be controlled with precision.
    Type: Application
    Filed: May 28, 2008
    Publication date: November 20, 2008
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventors: Takashi Kono, Yuichi Kunori, Hironori Iga
  • Patent number: 7441072
    Abstract: A nonvolatile semiconductor memory device transmits/receives data to/from a data input/output terminal every j bits (e.g., eight bits). Each of memory cells in a memory cell array can hold data of n bits in correspondence to 2n threshold levels. A write data conversion circuit generates write data from bit data input from the same data input/output terminal in a set of a plurality of data of j bits input at different timings.
    Type: Grant
    Filed: February 5, 2007
    Date of Patent: October 21, 2008
    Assignee: Renesas Technology Corp.
    Inventor: Yuichi Kunori
  • Patent number: 7433230
    Abstract: In this AG-AND type flash memory, a layered bit line configuration where a memory array is divided into a plurality of sub blocks, new main bit lines are allocated so as to correspond to each sub block, and a main bit line is selectively connected to a global bit line in an upper layer via a switch is adopted, so that charge sharing write-in is carried out between two main bit lines. Accordingly, write-in of data into the flash memory can be carried out with low power consumption, and the threshold voltage can be controlled with precision.
    Type: Grant
    Filed: April 27, 2006
    Date of Patent: October 7, 2008
    Assignee: Renesas Technology Corp.
    Inventors: Takashi Kono, Yuichi Kunori, Hironori Iga
  • Patent number: 7416964
    Abstract: The metal wirings of the uppermost layer are exposed so as to be contactable to the probe and arranged so as to be spatially separated from one another via spaces that are approximately parallel to the longitudinal direction of the dicing area, and the position and size of the space is designed considering a thickness of a cutting edge of a blade and relative positioning error, and the blade does not cross any metal wirings when the blade passes through the dicing area, thereby preventing the generation of an abruption or a burr due to the dicing to enhance a yield in IC production.
    Type: Grant
    Filed: June 20, 2006
    Date of Patent: August 26, 2008
    Assignee: Renesas Technology Corp.
    Inventors: Ryu Makabe, Yuichi Kunori
  • Patent number: 7296111
    Abstract: A nonvolatile semiconductor memory device transmits/receives data to/from a data input/output terminal every j bits (e.g., eight bits). Each of memory cells in a memory cell array can hold data of n bits in correspondence to 2n threshold levels. A write data conversion circuit generates write data from bit data input from the same data input/output terminal in a set of a plurality of data of j bits input at different timings.
    Type: Grant
    Filed: May 1, 2006
    Date of Patent: November 13, 2007
    Assignee: Renesas Technology Corp.
    Inventor: Yuichi Kunori