Patents by Inventor Yukihito Ishihara

Yukihito Ishihara has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6130577
    Abstract: In a digital demodulator for phase modulated signals, logical values of a waveform-shaped phase-modulated signal are sampled based on a clock signal having a period that stands in integer ratio relationship to a carrier period of the modulated signal and thereafter subjected to serial/parallel conversion for each predetermined interval, whereby a logical pattern of a digital code train subjected to the serial/parallel conversion is analyzed. As a result, phase information required to demodulate digital data can be logically detected.
    Type: Grant
    Filed: April 2, 1998
    Date of Patent: October 10, 2000
    Assignees: Hitachi, Ltd., Hitachi Tohbu Semiconductor, Ltd.
    Inventors: Yuko Tamba, Taiji Kondou, Katsuhiro Furukawa, Yukihito Ishihara
  • Patent number: 5515047
    Abstract: The number of current sources and switches necessary for a plurality of unit D/A converters using equal reference currents, are drastically reduced to reduce the parasitic capacitance coupled to current output lines, by converting a plurality of digital signals of a predetermined bit, which are divided from an input digital signal, into an analog current unit D/A converters and by converting the analog current in a manner to correspond to the weights of the corresponding input digital signals, thereby to synthesize the currents. The fixed reference digital signal is inputted to the D/A converter for cancelling offsets. The offsets of a plurality of analog output signals in positive and opposite phases obtained by branching the output of the D/A converter are individually detected. After this, the DC offset values of the individual analog outputs are used as offset adjusted negative feedback signals for a desired value.
    Type: Grant
    Filed: December 20, 1993
    Date of Patent: May 7, 1996
    Assignee: Hitachi, Ltd.
    Inventors: Kazuo Yamakido, Yoichiro Kobayashi, Masanori Otsuka, Takao Okazaki, Yukihito Ishihara, Norimitsu Nishikawa, Yuko Tamba
  • Patent number: 5406218
    Abstract: A demodulation circuit comprises: a phase detection circuit for determining an absolute value of a phase difference between an input signal to be demodulated and a reference signal; a binary phase detection circuit for converting a phase lead or lag between the input signal and the reference signal into a sign of phase difference; and a phase demodulation circuit for calculating, from the absolute value and the sign of phase difference, a phase difference quantity between the input signal and the reference signal and for performing a delay detection on the phase difference quantity; wherein the binary phase detection circuit includes a delay circuit which generates a delay time corresponding to the operation delay of the phase detection circuit; and wherein the phase detection circuit includes a level limiter circuit to limit an internal signal voltage and a reference voltage adjust circuit to correct deviations in the internal signal voltage.
    Type: Grant
    Filed: February 9, 1994
    Date of Patent: April 11, 1995
    Assignee: Hitachi, Ltd.
    Inventors: Yukihito Ishihara, Kazuo Yamakido, Takao Okazaki, Katsuhiro Furukawa
  • Patent number: 5347279
    Abstract: The difference between the output current of a voltage-current converter circuit and the output current of a local D/A converter circuit 2, whose output current is controlled by a feedback signal, is integrated by an analog circuit of which one end is connected to a DC potential point, and the voltage obtained by the integration thereof is quantized by a quantizing circuit. The result is integrated by a digital integrating circuit and is fed to a feedback correcting circuit 6 and, further, the result of A/D conversion is output. The feedback correcting circuit outputs a temporary feedback signal while the digital integration is being operated based on the output of the quantizing circuit. After the digital integrating operation completes the digital integration operation, a corrected feedback signal is generated instead of the temporary feedback signal. The signals inputted into the analog circuit 3 are continuously sampled even while the digital integration operation is being carried out.
    Type: Grant
    Filed: September 2, 1992
    Date of Patent: September 13, 1994
    Assignee: Hitachi, Ltd.
    Inventors: Yukihito Ishihara, Kazuo Yamakido, Yuko Tamba
  • Patent number: 5331583
    Abstract: A filter processing unit 2 receives the output of an oversampling-type analog/digital (A/D) converter circuit 1. Predetermined information is acquired by a compensation circuit 3-1 with predetermined timing from the filter processing unit 2 in the course of processing for producing a filter output for a predetermined integration-phase state and the predetermined information is fed back to the filter processing unit 2 as compensation information representing a difference in magnitude between a filter output with an integration phase lagging behind or leading ahead of the predetermined integration-phase state and a filter output with an unchanged integration phase in order to produce a controllable-phase filter output DMout. The timing for the acquisition of the compensation information by the compensation circuit 3-1 is controlled by a control circuit 7-1.
    Type: Grant
    Filed: June 15, 1993
    Date of Patent: July 19, 1994
    Assignee: Hitachi, Ltd.
    Inventors: Hirotaka Hara, Yukihito Ishihara, Masaru Kokubo
  • Patent number: 5259000
    Abstract: In a MODEM having modulation and demodulation circuits and a circuit for controlling the modulation and demodulation, a modulator-demodulator apparatus includes a register for accepting a macro-instruction from an external source; a circuit for interpreting and executing the macro-instruction; and a circuit for outputting a response to the macro-instruction, whereby the MODEM is controlled in response to the macro-instruction accepted from the outside source. The modulator-demodulator apparatus is suitably integrated over a single semiconductor substrate.
    Type: Grant
    Filed: September 23, 1988
    Date of Patent: November 2, 1993
    Assignee: Hitachi, Ltd.
    Inventors: Yasuyuki Kojima, Yasushi Yokosuka, Takeshi Shimanuki, Kazuhiko Takaoka, Yukihito Ishihara
  • Patent number: 5200976
    Abstract: In a synchronizing circuit, such as a DPLL (Digital Phase-Locked Loop), adapted to be synchronized in accordance with clock signals of an external clock, a programmable timer in the circuit is forcedly reset in synchronism with the edge of an external clock signal pulse at the time of the clock signal's initial state in accordance with a clock detection circuit. Subsequently, baud timing of the external clock signals is detected by making use of internal clock signals produced by the circuit. Synchronism is thus established and maintained between the circuit and the external device.
    Type: Grant
    Filed: November 16, 1990
    Date of Patent: April 6, 1993
    Assignees: Hitachi Ltd., Hitachi Denshi Kabushiki Kaisha
    Inventors: Yukihito Ishihara, Yasuyuki Kozima, Atsushi Mizuno