Patents by Inventor Yukinori Kodama

Yukinori Kodama has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 4932000
    Abstract: A semiconductor memory device includes: a memory cell array including a plurality of word lines; a row pre-decoding unit responsive to a row address signal, outputting a plurality of row pre-decode signals with units of a group having signals of a number corresponding to a combination of each logic level of a predetermined plurality of bits of the row address signal; a row pre-decode wiring for transmitting the plurality of row pre-decode signals; a row main decoder responsive to one signal in each group of the plurality of row pre-decode signals, carrying out a main decoding for selecting one of the plurality of word lines; a pseudo row decoder having substantially same electrical characteristics as the row main decoder, carrying out a simulation of the main decoding in response to the plurality of row pre-decode signals output on row pre-decode wiring; and a word line driver for driving a word line selected by the row main decoder to a predetermined level.
    Type: Grant
    Filed: May 23, 1989
    Date of Patent: June 5, 1990
    Assignee: Fujitsu Limited
    Inventors: Yukinori Kodama, Takaaki Furuyama
  • Patent number: 4870617
    Abstract: A semiconductor memory device comprises a plurality of reset circuits connected to a data bus pair at different locations. Before each read operation, the reset circuits reset the data bus pair to a predetermined reset voltage. The resetting of the data bus pair is virtually unaffected by the distributed resistances and parasitic capacitances of the data bus pair, since the resetting is carried out at a plurality of locations on the data bus pair.
    Type: Grant
    Filed: September 16, 1987
    Date of Patent: September 26, 1989
    Assignees: Fujitsu Limited, Fujitsu Vlsi Limited
    Inventors: Masao Nakano, Tsuyoshi Ohira, Hirohiko Mochizuki, Yukinori Kodama, Hidenori Nomura
  • Patent number: 4821232
    Abstract: A semiconductor memory device comprises a memory cell array comprising a plurality of memory cells arranged in a matrix arrangement, a sense amplifier, operatively connected to the memory cell array, amplifying a signal read out from one of the memory cells and having a pair of output terminals for outputting a complementary signal, a pair of data buses for transferring the complementary signal, a transfer gate for connecting the pair of output terminals to the pair of data buses responsive to a read operation, a data output buffer connected to the pair of data buses for outputting an output signal, and a reset circuit for resetting the pair of data buses to a predetermined voltage before each read operation responsive to a reset clock signal.
    Type: Grant
    Filed: September 16, 1987
    Date of Patent: April 11, 1989
    Assignees: Fujitsu Limited, Fujitsu VLSI Limited
    Inventors: Masao Nakano, Tsuyoshi Ohira, Hirohiko Mochizuki, Yukinori Kodama, Hidenori Nomura
  • Patent number: 4807192
    Abstract: A memory device employing address multiplexing comprises a counter. An external address is initially set in the counter and a counter address value is incremented responsive to toggle of a column address strobe. The counted address value in the counter is supplied as an address signal directly to a column decoder or indirectly to the column decoder through an address buffer. The memory device may be provided with a switching logic circuit which switches the address bits in the counter depending on switching information so that it is possible to arbitrarily determine which address bits in the counter are to determine a nibble address.
    Type: Grant
    Filed: August 31, 1987
    Date of Patent: February 21, 1989
    Assignees: Fujitsu Limited, Fujitsu Vlsi Limited
    Inventors: Masao Nakano, Hirohiko Mochizuki, Tsuyoshi Ohira, Yukinori Kodama, Hidenori Nomura
  • Patent number: 4799197
    Abstract: A semiconductor memory device comprises a memory cell array comprising memory cells; a plurality of pairs of bit lines which are coupled to the memory cells and a data bus, each bit line being divided into at least two pairs of bit line parts; at least one sense amplifier provided between the pairs of bit line parts in each of the pairs of bit lines, for sensing a difference in potential between bit line parts in each pair, the sense amplifier being formed with complementary metal oxide semiconductor transistors; and at least a pair of transfer gates provided between a non-data bus side and a data bus side of the sense amplifier, the pair of transfer gates being held in an off-state when the sense amplifier is activated.
    Type: Grant
    Filed: September 1, 1987
    Date of Patent: January 17, 1989
    Assignees: Fujitsu Limited, Fujitsu VLSI Limited
    Inventors: Yukinori Kodama, Hirohiko Mochizuki, Masao Nakano, Tsuyoshi Ohira, Hidenori Nomura