Patents by Inventor Yun Ik Son

Yun Ik Son has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11784051
    Abstract: A method for fabricating a semiconductor device may include: forming a gate dielectric material over a substrate; sequentially forming a carbon-undoped polysilicon layer and a carbon-doped polysilicon layer over the gate dielectric material; doping the carbon-doped polysilicon layer with a dopant; forming a columnar crystalline polysilicon layer over the carbon-doped polysilicon layer doped with the dopant; and performing annealing to activate the dopant.
    Type: Grant
    Filed: September 22, 2021
    Date of Patent: October 10, 2023
    Assignee: SK hynix Inc.
    Inventors: Young-Gwang Yoon, Yun-Ik Son, Jee-Hyun Park
  • Publication number: 20220013363
    Abstract: A method for fabricating a semiconductor device may include: forming a gate dielectric material over a substrate; sequentially forming a carbon-undoped polysilicon layer and a carbon-doped polysilicon layer over the gate dielectric material; doping the carbon-doped polysilicon layer with a dopant; forming a columnar crystalline polysilicon layer over the carbon-doped polysilicon layer doped with the dopant; and performing annealing to activate the dopant
    Type: Application
    Filed: September 22, 2021
    Publication date: January 13, 2022
    Inventors: Young-Gwang YOON, Yun-Ik SON, Jee-Hyun PARK
  • Patent number: 11152212
    Abstract: A method for fabricating a semiconductor device may include: forming a gate dielectric material over a substrate; sequentially forming a carbon-undoped polysilicon layer and a carbon-doped polysilicon layer over the gate dielectric material; doping the carbon-doped polysilicon layer with a dopant; forming a columnar crystalline polysilicon layer over the carbon-doped polysilicon layer doped with the dopant; and performing annealing to activate the dopant.
    Type: Grant
    Filed: December 16, 2019
    Date of Patent: October 19, 2021
    Assignee: SK hynix Inc.
    Inventors: Young-Gwang Yoon, Yun-Ik Son, Jee-Hyun Park
  • Publication number: 20200286734
    Abstract: A method for fabricating a semiconductor device may include: forming a gate dielectric material over a substrate; sequentially forming a carbon-undoped polysilicon layer and a carbon-doped polysilicon layer over the gate dielectric material; doping the carbon-doped polysilicon layer with a dopant; forming a columnar crystalline polysilicon layer over the carbon-doped polysilicon layer doped with the dopant; and performing annealing to activate the dopant.
    Type: Application
    Filed: December 16, 2019
    Publication date: September 10, 2020
    Inventors: Young-Gwang YOON, Yun-Ik SON, Jee-Hyun PARK
  • Patent number: 9673107
    Abstract: A semiconductor device includes: a first active region defined by a recess contained in a device isolation film of a semiconductor substrate belonging to a first region and a second region, in a peripheral region including the first region, the second region, and a third region; a second active region defined by the device isolation film contained in the semiconductor substrate of the third region; a buried metal layer buried in the recess; a first conductive layer formed over the semiconductor substrate of the first region; and a second conductive layer formed over the semiconductor substrate of the second region, wherein the first conductive layer or the second conductive layer is formed over the semiconductor substrate of the third region. A three-dimensional dual gate is formed in a peripheral region, such that performance or throughput of transistors is maximized even in the peripheral region.
    Type: Grant
    Filed: January 8, 2016
    Date of Patent: June 6, 2017
    Assignee: SK HYNIX INC.
    Inventors: Min Soo Yoo, Yun Ik Son
  • Publication number: 20160118306
    Abstract: A semiconductor device includes: a first active region defined by a recess contained in a device isolation film of a semiconductor substrate belonging to a first region and a second region, in a peripheral region including the first region, the second region, and a third region; a second active region defined by the device isolation film contained in the semiconductor substrate of the third region; a buried metal layer buried in the recess; a first conductive layer formed over the semiconductor substrate of the first region; and a second conductive layer formed over the semiconductor substrate of the second region, wherein the first conductive layer or the second conductive layer is formed over the semiconductor substrate of the third region. A three-dimensional dual gate is formed in a peripheral region, such that performance or throughput of transistors is maximized even in the peripheral region.
    Type: Application
    Filed: January 8, 2016
    Publication date: April 28, 2016
    Inventors: Min Soo YOO, Yun Ik SON
  • Patent number: 9263448
    Abstract: A semiconductor device includes: a first active region defined by a recess contained in a device isolation film of a semiconductor substrate belonging to a first region and a second region, in a peripheral region including the first region, the second region, and a third region; a second active region defined by the device isolation film contained in the semiconductor substrate of the third region; a buried metal layer buried in the recess; a first conductive layer formed over the semiconductor substrate of the first region; and a second conductive layer formed over the semiconductor substrate of the second region, wherein the first conductive layer or the second conductive layer is formed over the semiconductor substrate of the third region. A three-dimensional dual gate is formed in a peripheral region, such that performance or throughput of transistors is maximized even in the peripheral region.
    Type: Grant
    Filed: October 3, 2013
    Date of Patent: February 16, 2016
    Assignee: SK HYNIX INC.
    Inventors: Min Soo Yoo, Yun Ik Son
  • Publication number: 20140332896
    Abstract: A semiconductor device includes: a first active region defined by a recess contained in a device isolation film of a semiconductor substrate belonging to a first region and a second region, in a peripheral region including the first region, the second region, and a third region; a second active region defined by the device isolation film contained in the semiconductor substrate of the third region; a buried metal layer buried in the recess; a first conductive layer formed over the semiconductor substrate of the first region; and a second conductive layer formed over the semiconductor substrate of the second region, wherein the first conductive layer or the second conductive layer is formed over the semiconductor substrate of the third region. A three-dimensional dual gate is formed in a peripheral region, such that performance or throughput of transistors is maximized even in the peripheral region.
    Type: Application
    Filed: October 3, 2013
    Publication date: November 13, 2014
    Inventors: Min Soo YOO, Yun Ik SON
  • Publication number: 20110068416
    Abstract: A semiconductor device and a method for manufacturing the same substantially prevent the degradation of the reliability and characteristics due to hot carriers by using a high-k dielectric material as a gate sidewall spacer material of a gate structure.
    Type: Application
    Filed: July 30, 2010
    Publication date: March 24, 2011
    Applicant: Hynix Semiconductor Inc.
    Inventor: Yun Ik SON
  • Publication number: 20090072328
    Abstract: A method of fabricating a semiconductor device includes forming a first gate insulating film over a cell region of a semiconductor substrate. A conductive layer is formed over the semiconductor substrate including the cell region and a peripheral region. An oxidizing process is performed on the conductive layer to form a second gate insulating film in the cell region and a third gate insulating film in the peripheral region.
    Type: Application
    Filed: December 28, 2007
    Publication date: March 19, 2009
    Applicant: Hynix Semiconductor Inc.
    Inventor: Yun Ik Son