Patents by Inventor Zohar Peleg

Zohar Peleg has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20090092861
    Abstract: Power unit for an electronic device and process for control and regulation of an electronic device powered by a fuel cell. Power unit includes a fuel cell having a low output voltage between 0.3 and 1V, and a conversion device coupled to the fuel cell to convert an input voltage as low as 0.3 V to a higher output voltage to operate the electronic device.
    Type: Application
    Filed: September 25, 2008
    Publication date: April 9, 2009
    Applicant: MORE ENERGY LTD.
    Inventors: Zeev Aleyraz, Zohar Peleg, Gennadi Finkelshtain
  • Patent number: 7446501
    Abstract: Power unit for an electronic device and process for control and regulation of an electronic device powered by a fuel cell. Power unit includes a fuel cell having a low output voltage between 0.3 and 1 V, and a conversion device coupled to the fuel cell to convert an input voltage as low as 0.3 V to a higher output voltage to operate the electronic device.
    Type: Grant
    Filed: March 19, 2004
    Date of Patent: November 4, 2008
    Assignee: More Energy Ltd.
    Inventors: Zeev Aleyraz, Zohar Peleg, Gennadi Finkelshtain
  • Publication number: 20070104228
    Abstract: A system and method for reconstructing a service clock between two, first and second subsystems communicating therebetween, comprising a first subsystem operative to generate first subsystem timestamps, a second subsystem operative to generate second subsystem timestamps at a second frequency different from the first timestamps, wherein the generations of both first and second timestamps are based on sampling of the service clock by a common clock available at both subsystems, and an aligner for arithmetically aligning the different first and second subsystem timestamps to reconstruct the service clock.
    Type: Application
    Filed: November 1, 2006
    Publication date: May 10, 2007
    Applicant: RESOLUTE NETWORKS, LTD.
    Inventors: Ron Cohen, Bar Gal-On, Zohar Peleg, David Brief
  • Publication number: 20060187822
    Abstract: A method for partitioning allocation and management of a jitter buffer memory for TDM circuit emulation applications comprises the steps of obtaining a channel hierarchy for a plurality of packet carrying channels having different channel rates, obtaining a packet sequential number, and using the channel hierarchy and the packet sequential number, generating a base-address in the jitter buffer memory. Each channel is allocated a space in the buffer memory that is proportional to its rate, and out-of-order packets are automatically reordered by the jitter buffer.
    Type: Application
    Filed: June 29, 2004
    Publication date: August 24, 2006
    Inventor: Zohar Peleg
  • Publication number: 20050206342
    Abstract: Power unit for an electronic device and process for control and regulation of an electronic device powered by a fuel cell. Power unit includes a fuel cell having a low output voltage between 0.3 and 1 V, and a conversion device coupled to the fuel cell to convert an input voltage as low as 0.3 V to a higher output voltage to operate the electronic device.
    Type: Application
    Filed: March 19, 2004
    Publication date: September 22, 2005
    Inventors: Zeev Aleyraz, Zohar Peleg, Gennadi Finkelshtain
  • Patent number: 6507899
    Abstract: An interface circuit for coupling a data handling unit with a memory unit having control inputs, an address signal input, a data signal input, and a data signal output is described. The interface circuit comprises an address buffer having an input and an output, said input receiving an address signal from said data handling unit, a first multiplexer which couples said memory unit with either said output of said address buffer or with said address signal, a data buffer having an input and an output, said input receiving a data signal from said data handling unit and said output being coupled with said memory data input, a second multiplexer for selecting either said memory data signal output or said data buffer output, and a comparator for comparing said address signal with the signal from said address buffer output, generating a control signal which controls said second multiplexer.
    Type: Grant
    Filed: December 13, 1999
    Date of Patent: January 14, 2003
    Assignee: Infineon Technologies North American Corp.
    Inventors: Klaus Oberlaender, Sabeen Randhawa, Yannick Martelloni, Manfred Henftling, Rami Zemach, Zohar Peleg, Christian Wiedholz, Gigy Baror, Doron Shoham, Oded Trainin, Niv Margalit
  • Patent number: 5250940
    Abstract: A multi-mode home terminal system utilizes a single embedded processor and a single RAM for performing modem operations, graphics/video processing and general purpose control tasks. The multi-mode home terminal system supports a wide range of video/graphics standards, modems and voice algorithms. Home terminal input data to be displayed on an associated monitor can be decoded to any display list format or directly to the system's frame buffer. The display lists, frame buffer, font area, and embedded processor memory are located in the same single random access memory, thus allowing the use of a single RAM for DSP data, display lists, video buffers, voice compression/decompression algorithms and embedded controller tasks. The system is flexible for programming the desired video standard, modem type and display list format. Since both the video function and the embedded processor are supported by the same RAM, a RAM arbiter resolves bus contention.
    Type: Grant
    Filed: January 18, 1991
    Date of Patent: October 5, 1993
    Assignee: National Semiconductor Corporation
    Inventors: Maurice Valentaten, Bernd Moeschen, Yehezkel Friedman, Yom-Tov Sidi, Zeev Bikowsky, Zohar Peleg
  • Patent number: 5218314
    Abstract: The present invention provides a phase-locked loop in which an internal oscillator is fed into a high resolution tapped delay line. One output of the tapped delay line is selected by selection logic to generate the output clock. The output clock is phase compared with the input signal, which is either a clock signal or a NRZ data signal, and in any case, is a signal with frequency that is a division by two of the frequency of the internal oscillator and the source of which is also the internal oscillator. Then a decision is made, according to the phase detection, whether to select the next output of the delay line, the previous one, or remain with the current one. Therefore, if a change in the frequency is needed, then if an integer multiple or division of the original frequency is selected for the internal oscillator, synchronization will be unchanged, and furthermore, both the output clock and the input signal will simultaneously switch to the new frequency.
    Type: Grant
    Filed: May 29, 1992
    Date of Patent: June 8, 1993
    Assignee: National Semiconductor Corporation
    Inventors: Avner Efendovich, Afek Yachin, Amos Intrater, Zohar Peleg, Coby Sella, Zeev Bikowsky