Patents by Inventor Zsolt Haag

Zsolt Haag has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10409948
    Abstract: The present embodiments relate to reconfiguration of a schematic. According to some aspects, embodiments relate to a method in which a schematic of a circuit is displayed on a graphical user interface of a computing device. The schematic can include a plurality of circuit objects, and at least one interconnect connecting the plurality of circuit objects to define a circuit connectivity. The method further includes defining a schematic reference point on the schematic. The method also includes determining a distance of each circuit object of the plurality of circuit objects from the schematic reference point. The method also includes increasing the distance of each circuit object of the plurality of circuit objects from the schematic reference point relative to a respective size of each circuit object, wherein increasing the distance includes multiplying the distance by a scaling factor. The at least one interconnect is reconfigured to maintain circuit connectivity.
    Type: Grant
    Filed: September 29, 2017
    Date of Patent: September 10, 2019
    Assignee: CADENCE DESIGN SYSTEMS, INC.
    Inventors: Nicholas Forde, Monika Ravi Kalarickel, Zsolt Haag
  • Patent number: 7277804
    Abstract: A method, mechanism, and system for determining an effective resistance for a network of resistors, irrespective of the number of terminals is provided. An aspect of an approach relates to the reduction of any network of resistors to a single resistance value. Another aspect of an approach relates to the application of a power loss calculation to determine the effective resistance. Yet another aspect of an approach relates to the integration of the method/mechanism with an analog simulator.
    Type: Grant
    Filed: May 20, 2005
    Date of Patent: October 2, 2007
    Assignee: Cadence Design Systems, Inc.
    Inventors: Ian Gebbie, Ian Dennison, Zsolt Haag, Keith Dennison
  • Publication number: 20050288914
    Abstract: A method, mechanism, and system for determining an effective resistance for a network of resistors, irrespective of the number of terminals is provided. An aspect of an approach relates to the reduction of any network of resistors to a single resistance value. Another aspect of an approach relates to the application of a power loss calculation to determine the effective resistance. Yet another aspect of an approach relates to the integration of the method/mechanism with an analog simulator.
    Type: Application
    Filed: May 20, 2005
    Publication date: December 29, 2005
    Applicant: Cadence Design Systems, Inc.
    Inventors: Ian Gebbie, Ian Dennison, Zsolt Haag, Keith Dennison