Configuration and method for clock regeneration

A configuration for clock regeneration includes a frequency measuring device having an input for receiving a reference frequency signal. A digital signal processing device is connected to the frequency measuring device. A numerically controlled oscillator is connected to the digital signal processing device. A clock device supplies a local clock signal to the frequency measuring device and to the numerically controlled oscillator. The configuration for clock regeneration can be implemented in all-digital form and has no feedback control loop, requires no locking process, has no increased jitter in the jitter transfer function and allows fast frequency hopping. A method for clock regeneration is also provided.

Skip to: Description  ·  Claims  · Patent History  ·  Patent History
Description
BACKGROUND OF THE INVENTION

[0001] 1. Field of the Invention:

[0002] The invention is in the field of digital frequency retuning and relates in particular to a configuration and a method for clock regeneration.

[0003] A clock regeneration is part of many electronic circuits. Clock regeneration picks up an existing reference clock and derives a higher-quality output clock therefrom. Depending on the respective application, a distinction must be made between the following clock processing operations:

[0004] The output clock has less jitter than the reference clock.

[0005] The output clock has a defined phase in relation to the reference clock.

[0006] The output clock has a higher or lower frequency than the reference clock.

[0007] The output clock has a frequency modulation or phase modulation which the reference clock does not have (e.g. frequency hopping).

[0008] In most cases, a Phase Locked Loop (PLL) or Delay Locked Loop (DLL) is used as a control circuit in order to implement a clock regenerator. The feedback present in these devices is disadvantageous for some applications that use a clock regenerator.

SUMMARY OF THE INVENTION

[0009] It is accordingly an object of the invention to provide a method and a configuration for clock regeneration which overcome the above-mentioned disadvantages of the heretofore-known methods and configurations of this general type and which avoid the disadvantages associated with feedback.

[0010] With the foregoing and other objects in view there is provided, in accordance with the invention, a configuration for clock regeneration, including:

[0011] a frequency measuring device having an input for receiving a reference frequency signal;

[0012] a digital signal processing device connected to the frequency measuring device;

[0013] a numerically controlled oscillator connected to the digital signal processing device; and

[0014] a clock device for supplying a local clock signal to the frequency measuring device and to the numerically controlled oscillator.

[0015] Advantages of this clock regeneration configuration result directly from the fact that the configuration according to the invention, which forms a digital phase amplifier DPA, is not a feedback control loop, but corresponds to a straight-through amplifier or straight-forward amplifier. These advantages are in particular that there is no jitter increase in the jitter transfer function, that no lock process is required, and that a fast frequency hopping is possible.

[0016] In addition, the DPA (Digital Phase Amplifier) offers the advantage that it can be implemented in an all-digital form and requires no analog components. This results in advantages with regard to cost and space requirements.

[0017] With the objects of the invention in view there is also provided, a method for clock regeneration, which includes the steps of:

[0018] feeding a reference clock to a frequency measuring device;

[0019] recording a reference frequency of the reference clock at equidistant time intervals as sample values;

[0020] supplying the sample values to a digital signal processing device;

[0021] producing a first output frequency by digitally processing the sample values in the digital signal processing device;

[0022] supplying, with the digital signal processing device, the first output frequency to a numerically controlled oscillator;

[0023] supplying a second output frequency with the numerically controlled oscillator controlled by the first output frequency;

[0024] providing, with a clock device, a local clock signal to the frequency measuring device for deriving a sampling time for recording the sample values; and

[0025] supplying, with the clock device, the local clock signal to the numerically controlled oscillator as a time basis for deriving the second output frequency.

[0026] According to another mode of the invention, a signal edge of the local clock signal which is closest to a calculated signal edge is supplied as a signal edge of the second output frequency.

[0027] According to yet another mode of the invention, a deviation or difference between the calculated signal edge and the signal edge of the local clock signal which is closest to the calculated signal edge is recorded and is stored in an error memory.

[0028] According to a further mode of the invention, the deviations are added up for a plurality of signal edges.

[0029] According to another mode of the invention, the added up deviations are taken into account when calculating the calculated signal edge.

[0030] Other features which are considered as characteristic for the invention are set forth in the appended claims.

[0031] Although the invention is illustrated and described herein as embodied in a digital phase amplifier, it is nevertheless not intended to be limited to the details shown, since various modifications and structural changes may be made therein without departing from the spirit of the invention and within the scope and range of equivalents of the claims.

[0032] The construction and method of operation of the invention, however, together with additional objects and advantages thereof will be best understood from the following description of specific embodiments when read in connection with the accompanying drawings.

BRIEF DESCRIPTION OF THE DRAWINGS

[0033] FIG. 1 is a block diagram of a configuration for clock regeneration according to the invention; and

[0034] FIG. 2 is a flow chart illustrating processes in the configuration for clock regeneration of FIG. 1.

DESCRIPTION OF THE PREFERRED EMBODIMENTS

[0035] Referring now to the figures of the drawings in detail and first, particularly, to FIG. 1 thereof, there is shown a configuration for clock regeneration or phase amplifier, in which a reference frequency signal RCLK (Reference Clock) with the reference frequency fREF and a local clock signal with the local frequency flocal are fed on the input side to a frequency measuring device RM (Reference Measuring). The frequency measuring device feeds measurement values S (Sample) to a digital signal processing device DSP. A desired frequency or set frequency F from the digital signal processing device and the local clock signal with the local frequency flocal are fed to a numerically controlled oscillator NCO.

[0036] The configuration according to the invention, which is also referred to as a digital phase amplifier DPA, processes the reference clock in three stages:

[0037] Stage 1: Measurement of the reference frequency at equidistant time intervals.

[0038] Stage 2: Digital signal processing, e.g. averaging of the measurement values in order to attain the desired PLL bandwidth.

[0039] Stage 3: Output of the result with the aid of a numerically controlled oscillator (NCO).

[0040] It is important for the correct function of the DPA that the sampling time or gate time of the reference measurement is derived from the same clock source as the time basis of the NCO, so that the inevitable errors of the reference measurement are correlated with the frequency error of the NCO.

[0041] The DPA operation is all-digital, i.e. digital samples are transmitted at equidistant time intervals between the processing stages.

[0042] In stage 2, the current mean value can be manipulated as required with the aid of digital signal processing in order to carry out one of the following functions:

[0043] a) Frequency modulation or phase modulation

[0044] b) Frequency hopping (in contrast to a feedback control circuit (e.g. PLL), the output clock can abruptly change its frequency)

[0045] c) Frequency conversion, wherein any required rational number is permitted as a conversion factor. In contrast to a feedback control circuit (e.g. PLL), this conversion factor is independent of the nominal values of the input and output frequency and the PLL bandwidth.

[0046] Measuring the Reference Frequency

[0047] A counter counts the edges of the reference. At equidistant time intervals &dgr;t, the counter reading is taken and the sample value S is transmitted for downstream averaging. The following boundary conditions or constraints apply:

[0048] a) The counter is not reset when the counter reading is taken.

[0049] b) The equidistant time intervals &dgr;t are generated by the same local time basis which, in the third processing stage, is also the time basis for the NCO.

[0050] c) The counter is dimensioned with a sufficient capacity such that no more than one counter overflow takes place within the sampling interval in processing stage 2.

[0051] Averaging of the Measurement Values

[0052] In many applications, a clock regenerator is expected to dampen high-frequency jitter. This low-pass function is most simply implemented with the averaging described here.

[0053] The low-pass function is based on a floating averaging. To do this, n+1 values are stored in a FIFO (First In First Out Storage). The integer value n is determined by the required PLL (Phase Locked Loop) bandwidth, which is determined by the cutoff frequency f3dB and is calculated according to the following formula: 1 n = 1 π · δ ⁢   ⁢ t · f 3 ⁢ dB ( 1 )

[0054] In order to define the mean value M, the first and the last values FIFO[0] and FIFO[n] respectively in the FIFO are subtracted and the difference thus obtained is divided by n. 2 M = FIFO ⁡ [ 0 ] - FIFO ⁡ [ n ] n · δ ⁢   ⁢ t ( 2 )

[0055] Frequency Conversion

[0056] This stage is required only if the frequency F which is to be output has a value other than the reference or if the frequency which is to be output is to be modulated. To do this, the mean value M is multiplied by a rational number, i.e. by a fraction of integer numbers k1 and k2. 3 F = M · k 1 k 2 = ( FIFO ⁡ [ 0 ] - FIFO ⁡ [ n ] ) · k 1 n · δ ⁢   ⁢ t · k 2 ( 3 )

[0057] In the case of frequency modulation, the numbers k1 and k2 are modified in a desired manner from one time interval to the next.

[0058] Numerically Controlled Oscillator:

[0059] The input parameter of the NCO (Numerically Controlled Oscillator) is the desired frequency or set frequency F, represented as a rational number, i.e. as a fraction of integer numbers. The NCO thus has two integers as input parameters, i.e. the denominator and the numerator of equation (3).

[0060] The NCO is an all-digital circuit which operates synchronously with a local clock. This local clock frequency flocal of the NCO must be at least as high as the output frequency.

[0061] Overview of the Calculation

[0062] The NCO begins with the first output edge and then continuously performs a calculation in order to determine the time at which the next edge of the output signal must be generated. This calculation is performed in multiples of the cycle duration of the local clock and in turn supplies a rational number. The NCO must then round this number to the nearest edge of the local clock.

[0063] This rounding error necessarily results in jitter. To prevent the rounding error from resulting in a frequency deviation of the output, the rounding error of each calculation is registered in an error memory and is also processed in the next calculation.

[0064] Calculation in Detail

[0065] On average, the NCO must wait for PZ cycles or periods of the local clock before it must output the next edge. PZ is the quotient from the local frequency flocal and the desired frequency F. 4 PZ = f local F = n · δ ⁢   ⁢ t · k 2 · f local ( FIFO ⁡ [ 0 ] - FIFO ⁡ [ n ] ) · k 1 ( 4 )

[0066] The numbers floor, ceiling, &dgr;F and &dgr;C are formed from PZ in the next stage, wherein:

[0067] floor: next smaller integer of PZ

[0068] ceiling: next higher integer of PZ

[0069] &dgr;F=PZ - floor

[0070] &dgr;C=ceiling - PZ

[0071] The following initially applies: ceiling=floor+1

[0072] Floor and ceiling limit the minimum and maximum frequency values which the NCO can supply. In most applications, no wide NCO pull-in range is required. However, if a wider pull-in range is required, the floor must be reduced and the ceiling increased.

[0073] &dgr;F and &dgr;C are initially rational numbers, but both have the same denominator. Extension with this denominator produces the following integer numbers for &dgr;FN and &dgr;CN:

&dgr;FN=(PZ - floor)* denominator(PZ)=(n·&dgr;t·k2·flocal) - floor k1·(FIFO[0] - FIFO[n])   (5)

&dgr;FC=(ceiling - PZ)* denominator(PZ)=ceiling·k1·(FIFO[0] - FIFO[n]) - (n·&dgr;t ·k2·flocal)   (6)

[0074] The values for &dgr;FN and &dgr;FC are calculated once for each sample interval &dgr;T. If these values are present, they are processed by the NCO (see FIG. 2).

[0075] FIG. 2 illustrates how deviations or differences between a calculated signal edge and the signal edge of the local clock signal closest to the calculated signal edge are registered, stored and processed using an error memory. Starting out with a value of zero in the error memory, this value may be changed when a difference between the calculated signal edge and the signal edge of the local clock signal closest to the calculated signal edge is stored. Depending on whether the value in the error memory is higher than zero, the error memory value is modified and the period is set to floor and ceiling respectively. Subsequently the current period is executed.

[0076] In the reference measurement method described here, it may become disadvantageously noticeable that the measurement value is affected by jitter, the peak-to-peak value of which corresponds to the cycle duration of the reference frequency. This jitter can be reduced if not only the number of reference cycles or reference periods is recorded, but also the time duration of the interval from the last edge of the reference to the end of the sampling time. This interpolation value can be recorded in an analog manner, although digital interpolation with the time resolution of the local clock is also possible.

Claims

1. A configuration for clock regeneration, comprising:

a frequency measuring device having an input for receiving a reference frequency signal;
a digital signal processing device connected to said frequency measuring device;
a numerically controlled oscillator connected to said digital signal processing device; and
a clock device for supplying a local clock signal to said frequency measuring device and to said numerically controlled oscillator.

2. A method for clock regeneration, the method which comprises:

feeding a reference clock to a frequency measuring device;
recording a reference frequency of the reference clock at equidistant time intervals as sample values;
supplying the sample values to a digital signal processing device;
producing a first output frequency by digitally processing the sample values in the digital signal processing device;
supplying, with the digital signal processing device, the first output frequency to a numerically controlled oscillator;
supplying a second output frequency with the numerically controlled oscillator controlled by the first output frequency;
providing, with a clock device, a local clock signal to the frequency measuring device for deriving a sampling time for recording the sample values; and
supplying, with the clock device, the local clock signal to the numerically controlled oscillator as a time basis for deriving the second output frequency.

3. The method according to

claim 2, which comprises supplying, as a signal edge of the second output frequency, a signal edge of the local clock signal closest to a calculated signal edge.

4. The method according to

claim 3, which comprises recording and storing, in an error memory, a deviation between the calculated signal edge and the signal edge of the local clock signal closest to the calculated signal edge.

5. The method according to

claim 4, which comprises adding up the deviation between the calculated signal edge and the signal edge of the local clock signal closest to the calculated signal edge for a plurality of signal edges.

6. The method according to

claim 5, which comprises taking added up deviations between the calculated signal edge and the signal edge of the local clock signal closest to the calculated signal edge into account when calculating the calculated signal edge.
Patent History
Publication number: 20010016024
Type: Application
Filed: Jan 26, 2001
Publication Date: Aug 23, 2001
Inventor: Thomas Treyer (Munchen)
Application Number: 09771453
Classifications
Current U.S. Class: Phase Locking (375/373)
International Classification: H03D003/24;