Capacitive Single Layer Multi-Touch Panel Having Improved Response Characteristics
An apparatus is provided. A substrate and a cover plate are provided. A sensor layer is formed on at least one of the substrate and the cover plate. The sensor layer includes a plurality of row electrodes and a plurality of column electrodes interleaved with the plurality of row electrodes, where each row electrode and each column electrode is formed of a plurality of stair-stepped diamonds. An insulator is also included so as to electrically isolate the plurality of row electrodes and the plurality of column electrodes, where the insulator is substantially transparent to visible spectrum light. The apparatus employs mirror symmetric row sensor routing placement. The routing placement provides reduction of row bonding pads by 50% to enhance manufacturing yield. Rearranging unit cells on the same layout results in a decrease of RC parasitics by 50%.
Latest Texas Instruments Incorporated Patents:
- 3D PRINTED SEMICONDUCTOR PACKAGE
- NODE SYNCHRONIZATION FOR NETWORKS
- METHOD AND CIRCUIT FOR DLL LOCKING MECHANISM FOR WIDE RANGE HARMONIC DETECTION AND FALSE LOCK DETECTION
- METHOD AND SYSTEM FOR LIGHT EMITTING DIODE (LED) ILLUMINATION SOURCE
- High Gain Detector Techniques for Low Bandwidth Low Noise Phase-Locked Loops
The invention relates generally to a touch panel and, more particularly, to a capacitive touch panel having an improved response.
BACKGROUNDTurning to
In operation, the interface 106 (which is usually controlled by the control circuit 108) selects and excites columns of electrodes (e.g., electrode 103) and “scans through” the rows of row electrodes (e.g., electrode 105) so that a touch position from a touch event can be resolved. As an example, interface 204 can excite two adjacent columns through terminals X-j and X-(j+1) with excitation signals EXCITE[j] and EXCITE[j+1], and interface 106 receives a measurement signal from a row associated with terminal Y-i. When an object (e.g., finger) is in proximity to the touch panel (which is generally considered to be a touch event), there is a change in capacitance due at least in part to the arrangement of electrodes (e.g., electrodes 103 and 105), and the controller 108 is able to resolve the position of the touch event.
Most conventional touch panels (e.g., touch panel 102) do, however, exhibit a non-uniform response characteristic, which is manifested as non-uniform signal strength across the panel. This non-uniformity is generally caused by natural variations in the patterns forming the column and row electrodes (e.g., electrodes 103 and 105). In other words, the electrodes are arranged to have gaps or non-overlapping regions between the electrodes so that, as an object (e.g., finger) traverses the panel (e.g., panel 102) and passes over these non-overlapping regions, the signal strength or measured capacitance changes. Therefore, there is a need for a touch panel having a more uniform response characteristic.
Some examples of other conventional systems are: U.S. Pat. No. 4,237421; U.S. Pat. No. 6,188,391; U.S. Pat. No. 7,714,847; U.S.; U.S. Pat. No. 8,278,571; Patent Pre-Grant Publ. No. 2006/0097991; U.S. Patent Pre-Grant Publ. No. 2009/0091551; U.S. Patent Pre-Grant Publ. No. 2010/0149108; U.S. Patent Pre-Grant Publ. No. 2010/0156810; U.S. Patent Pre-Grant Publ. No. 2010/0321326; U.S. Patent Pre-Grant Publ. No. 2011/0095996; U.S. Patent Pre-Grant Publ. No. 2011/0095997; U.S. Patent Pre-Grant Publ. No. 2011/0102361; U.S. Patent Pre-Grant Publ. No. 2011/0157079; U.S. Patent Pre-Grant Publ. No. 2012/0056664; PCT Publ. No. WO2009046363; and PCT Publ. No. WO2011018594.
SUMMARYAn embodiment of the present invention, accordingly, provides an apparatus comprising: a substrate; a cover plate that is substantially transparent to visible spectrum light; a sensor layer formed on at least one of the substrates and the cover plate, wherein the sensor layer includes: a plurality of row electrodes; a plurality of column electrodes interleaved with the plurality of row electrodes, wherein the intersections of each row electrode and each column electrode are arrayed in a logical array defined to reduce parasitic capacitance and resistance; traces formed in the single layer electrically connected to each of the row and column electrodes; and a board configured for attaching to the substrate, the board including vias and routing that provide an equivalent of electrical crossovers to electrically connect each of the electrodes in a row to one another while providing electrical isolation from row electrodes and traces associate with other rows.
In accordance with the present invention, the conductive layer is formed on the cover plate.
In accordance with the present invention, the conductive layer is formed on the substrate.
In accordance with the present invention, the first and second columns of electrodes are horizontal mirror images of one another, the third and forth columns of electrodes are horizontal mirror images of one another and continuing on with columns n-1 and n being horizontal images of one another to complete the column layout in the array.
In accordance with the present invention, the intersections of each row electrode of the row of electrodes with the first and second columns of electrodes is a vertical mirror image of the row of electrodes that intersect with third and fourth columns of electrodes and continuing on with alternating rows with alternating mirrored pairs of columns of electrodes.
In accordance with the present invention, each of the interleaved pairs of columns and rows is formed of a single conductive trace.
In accordance with the present invention, the single conductive trace is substantially transparent to visible spectrum light.
In accordance with the present invention, an insulator that electrically isolates the plurality of row electrodes and the plurality of column electrodes is substantially transparent to visible spectrum light.
An embodiment of the present invention, accordingly, provides an apparatus comprising: a touch panel having: a substrate; a cover plate that is substantially transparent to visible spectrum light; a sensor layer formed on at least one of the substrates and the cover plate, wherein the sensor layer includes: a plurality of row electrodes; a plurality of column electrodes interleaved with the plurality of row electrodes, wherein the intersections of each row electrode and each column electrode are arrayed in a logical array defined to reduce parasitic capacitance and resistance; and an insulator that electrically isolates the plurality of row electrodes and the plurality of column electrodes, wherein the insulator is substantially transparent to visible spectrum light; traces formed in the single layer electrically connected to each of the row and column electrodes; a board configured for attaching to the substrate, the board including vias and routing that provide an equivalent of electrical crossovers to electrically connect each of the electrodes in a row to one another while providing electrical isolation from row electrodes and traces associate with other rows; an interconnect that is coupled to each row electrode and each column electrode; and a touch panel controller that is coupled to the interconnect.
In accordance with the present invention, the conductive layer is formed on the cover plate.
In accordance with the present invention, the conductive layer is formed on the substrate.
In accordance with the present invention, the first and second columns of electrodes are horizontal mirror images of one another, the third and forth columns of electrodes are horizontal mirror images of one another and continuing on with columns n-1 and n being horizontal images of one another to complete the column layout in the array.
In accordance with the present invention, the intersections of each row electrode of the row of electrodes with the first and second columns of electrodes is a vertical mirror image of the row of electrodes that intersect with third and fourth columns of electrodes and continuing on with alternating rows with alternating mirrored pairs of columns of electrodes.
In accordance with the present invention, each of the interleaved pairs of columns and rows is formed of a single conductive trace.
In accordance with the present invention, the single conductive trace is substantially transparent to visible spectrum light.
In accordance with the present invention, an insulator that electrically isolates the plurality of row electrodes and the plurality of column electrodes is substantially transparent to visible spectrum light.
In accordance with the present invention, the touch panel is coupled to the board.
An embodiment of the present invention, accordingly, provides an apparatus comprising: a touch panel having: a display; a substrate that is secured to the display, wherein the substrate is substantially transparent to visible spectrum light; a sensor layer formed over the substrate, wherein the sensor layer includes: a plurality of row electrodes formed over the substrate; a plurality of column electrodes formed over the substrate, wherein each column electrode is interleaved with the plurality of row electrodes, wherein the intersections of each row electrode and each column electrode are arrayed in a logical array defined to reduce parasitic capacitance and resistance; and a first insulator that is formed over the substrate and the sensor layer, wherein the first insulator is substantially transparent to visible spectrum light, and wherein the first insulator electrically isolates the plurality of row electrodes and the plurality of column electrodes; a cover plate that is secured to the first insulator layer, wherein the cover plate is substantially transparent to visible spectrum light; an interconnect that is coupled to each column electrode and each row electrode; and a touch panel controller having: an interface that is coupled to the interconnect; and a control circuit that is coupled to the interface.
In accordance with the present invention, each the plurality of row electrodes and column electrodes is formed of a conductive trace.
In accordance with the present invention, the plurality of row electrodes, the plurality of column electrodes, and the plurality of bridge conductors are formed of indium tin oxide (ITO).
For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
Refer now to the drawings wherein depicted elements are, for the sake of clarity, not necessarily shown to scale and wherein like or similar elements are designated by the same reference numeral through the several views.
Turning to
In
In order to achieve a more uniform response characteristic for the touch sensor, the patterns for the conductors should be modified. As shown in the example of
In
As a result of using the configurations shown in
Having thus described the present invention by reference to certain of its preferred embodiments, it is noted that the embodiments disclosed are illustrative rather than limiting in nature and that a wide range of variations, modifications, changes, and substitutions are contemplated in the foregoing disclosure and, in some instances, some features of the present invention may be employed without a corresponding use of the other features. Accordingly, it is appropriate that the appended claims be construed broadly and in a manner consistent with the scope of the invention.
Claims
1. An apparatus comprising:
- a substrate;
- a cover plate that is substantially transparent to visible spectrum light; a sensor layer formed on at least one of the substrates and the cover plate, wherein the sensor layer includes: a plurality of row electrodes; a plurality of column electrodes interleaved with the plurality of row electrodes, wherein the intersections of each row electrode and each column electrode are arrayed in a logical array defined to reduce parasitic capacitance and resistance; traces formed in the single layer electrically connected to each of the row and column electrodes; and a board configured for attaching to the substrate, the board including vias and routing that provide an equivalent of electrical crossovers to electrically connect each of the electrodes in a row to one another while providing electrical isolation from row electrodes and traces associate with other rows.
2. The apparatus of claim 1, wherein the conductive layer is formed on the cover plate.
3. The apparatus of claim 1, wherein the conductive layer is formed on the substrate.
4. The apparatus of claim 1, wherein the first and second columns of electrodes are horizontal mirror images of one another, the third and forth columns of electrodes are horizontal mirror images of one another and continuing on with columns n-1 and n being horizontal images of one another to complete the column layout in the array.
5. The apparatus of claim 1, wherein the intersections of each row electrode of the row of electrodes with the first and second columns of electrodes is a vertical mirror image of the row of electrodes that intersect with third and fourth columns of electrodes and continuing on with alternating rows with alternating mirrored pairs of columns of electrodes.
6. The apparatus of claim 1, wherein each of the interleaved pairs of columns and rows is formed of a single conductive trace.
7. The apparatus of claim 1, wherein the single conductive trace is substantially transparent to visible spectrum light.
8. The apparatus of claim 1, wherein an insulator that electrically isolates the plurality of row electrodes and the plurality of column electrodes is substantially transparent to visible spectrum light.
9. The apparatus of claim 1, wherein a touch panel controller is coupled to the board.
10. An apparatus comprising:
- a touch panel having: a substrate; a cover plate that is substantially transparent to visible spectrum light; a sensor layer formed on at least one of the substrates and the cover plate, wherein the sensor layer includes: a plurality of row electrodes; a plurality of column electrodes interleaved with the plurality of row electrodes, wherein the intersections of each row electrode and each column electrode are arrayed in a logical array defined to reduce parasitic capacitance and resistance; and an insulator that electrically isolates the plurality of row electrodes and the plurality of column electrodes, wherein the insulator is substantially transparent to visible spectrum light; traces formed in the single layer electrically connected to each of the row and column electrodes; a board configured for attaching to the substrate, the board including vias and routing that provide an equivalent of electrical crossovers to electrically connect each of the electrodes in a row to one another while providing electrical isolation from row electrodes and traces associate with other rows; an interconnect that is coupled to each row electrode and each column electrode; and a touch panel controller that is coupled to the interconnect.
11. The apparatus of claim 10, wherein the conductive layer is formed on the cover plate.
12. The apparatus of claim 10, wherein the conductive layer is formed on the substrate.
13. The apparatus of claim 10, wherein the first and second columns of electrodes are horizontal mirror images of one another, the third and forth columns of electrodes are horizontal mirror images of one another and continuing on with columns n-1 and n being horizontal images of one another to complete the column layout in the array.
14. The apparatus of claim 10, wherein the intersections of each row electrode of the row of electrodes with the first and second columns of electrodes is a vertical mirror image of the row of electrodes that intersect with third and fourth columns of electrodes and continuing on with alternating rows with alternating mirrored pairs of columns of electrodes.
15. The apparatus of claim 10, wherein each of the interleaved pairs of columns and rows is formed of a single conductive trace.
16. The apparatus of claim 10, wherein the single conductive trace is substantially transparent to visible spectrum light.
17. The apparatus of claim 10, wherein an insulator that electrically isolates the plurality of row electrodes and the plurality of column electrodes is substantially transparent to visible spectrum light.
18. The apparatus of claim 10, wherein the touch panel is coupled to the board.
19. An apparatus comprising:
- a touch panel having: a display; a substrate that is secured to the display, wherein the substrate is substantially transparent to visible spectrum light; a sensor layer formed over the substrate, wherein the sensor layer includes: a plurality of row electrodes formed over the substrate; a plurality of column electrodes formed over the substrate, wherein each column electrode is interleaved with the plurality of row electrodes, wherein the intersections of each row electrode and each column electrode are arrayed in a logical array defined to reduce parasitic capacitance and resistance; and a first insulator that is formed over the substrate and the sensor layer, wherein the first insulator is substantially transparent to visible spectrum light, and wherein the first insulator electrically isolates the plurality of row electrodes and the plurality of column electrodes; a cover plate that is secured to the first insulator layer, wherein the cover plate is substantially transparent to visible spectrum light; an interconnect that is coupled to each column electrode and each row electrode; and a touch panel controller having: an interface that is coupled to the interconnect; and a control circuit that is coupled to the interface.
20. The apparatus of claim 19, wherein each the plurality of row electrodes and column electrodes is formed of a conductive trace.
21. The apparatus of claim 20, wherein the plurality of row electrodes, the plurality of column electrodes, and the plurality of bridge conductors are formed of indium tin oxide (ITO).
Type: Application
Filed: Apr 29, 2013
Publication Date: Jul 31, 2014
Applicant: Texas Instruments Incorporated (Dallas, TX)
Inventor: Tao Peng (Nashua, NH)
Application Number: 13/872,448
International Classification: G06F 3/044 (20060101);