METHODS OF PATTERNING DIELECTRIC LAYERS FOR METALLIZATION AND RELATED STRUCTURES
Structures including metallization layers and metal lines, and methods of forming thereof. A patterning stack, a masking layer, and a spacer patterning layer are formed over a dielectric layer, and an opening is formed in the spacer patterning layer. First and second spacers are formed on a portion of the masking layer at sidewalls of an opening in the spacer patterning layer. The first spacer and the second spacer overlie and traverse first portions of the dummy line. After removing the spacer patterning layer and masking layer, second portions of the dummy line are removed to form a feature in the patterning stack that includes a first gap beneath the first spacer and a second gap beneath the second spacer. A metal line is formed in the dielectric layer using the feature, and includes cuts at the first gap and the second gap in the feature.
The present invention relates to semiconductor device fabrication and integrated circuits and, more specifically, to methods of patterning dielectric layers for metal line formation and fabrication of metallization layers integrated circuits.
Metallization layers in integrated circuits allow for electrical connection between layers of integrated circuits and external devices. As circuit sizes have continued to shrink, new methods for patterning metallization layers and forming metallization lines continue to be developed to overcome limitations of existing fabrication equipment in meeting design requirements for newer and even smaller metal line features.
SUMMARYIn an embodiment of the invention, a method includes forming a patterning stack over a dielectric layer, forming a masking layer over the patterning stack and a spacer patterning layer over the masking layer, and etching an opening in the spacer patterning layer to expose a portion of the masking layer overlying a dummy line of the patterning stack. The method further includes forming a first spacer and a second spacer on the exposed portion of the masking layer at sidewalls of the opening. The first spacer and the second spacer overlie and traverse respective first portions of the dummy line. The method further includes removing the spacer patterning layer and the masking layer selective to the patterning stack, the first spacer, and the second spacer to expose second portions of the dummy line, and removing the second portions of the dummy line selective to the first spacer and the second spacer to form a feature in the patterning stack that includes a first gap beneath the first spacer and a second gap beneath the second spacer. A metal line is formed in the dielectric layer using the feature in the patterning stack. The metal line includes respective cuts at the first gap and the second gap in the feature in the patterning stack.
In another embodiment of the invention, a structure includes a first metallization layer including a plurality of first metal lines and a metal island, a second metallization layer including a second metal line arranged or disposed below the first metallization layer, and a third metallization layer including a third metal line arranged or disposed above the first metallization layer. A first conductive via connects the metal island to the second metal line and a second conductive via connects the metal island to the third metal line. The first conductive via, second conductive via, and metal island provide electrical connectivity between the second metal line and third metal line.
The accompanying drawings, which are incorporated in and constitute a part of this specification, illustrate various embodiments of the invention and, together with a general description of the invention given above and the detailed description of the embodiments given below, serve to explain the embodiments of the invention.
With reference to
Dielectric layer 124 may be composed of, for example, silicon dioxide deposited by plasma-enhanced chemical vapor deposition (PECVD) on the hardmask layer 122 and over the dummy lines 125, 126, and then polished to exposed the dummy lines 125, 126 at the top surface of the dielectric layer 124. Hardmask layer 122 may be composed, for example, of titanium nitride, titanium oxide, or other hardmask material. Dielectric layer 110 may be composed of a dielectric material, such as an oxide of silicon or a nitride of silicon, in which metallization lines are to be patterned using patterning stack 120, as described in part below.
With reference to
With reference to
With reference to
The opening 137, which is a single opening of relatively large dimensions in the spacer patterning layer 135, may be used to form multiple closely-spaced cuts, as subsequently described, in contrast with conventional techniques that require multiple “colors” or stages of patterning to form closely-spaced cuts of small relative dimensions. In addition, the spacing between adjacent conventional cuts may be limited due to lithography resolution limits, which is mitigated through the use of spacers as described below.
With reference to
With reference to
With reference to
With reference to
With reference to
With reference to
With reference to
With reference to
The methods as described above are used in the fabrication of integrated circuit chips. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (e.g., as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case, the chip is mounted in a single chip package (e.g., a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (e.g., a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case, the chip may be integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either an intermediate product or an end product.
References herein to terms such as “vertical”, “horizontal”, “lateral”, etc. are made by way of example, and not by way of limitation, to establish a frame of reference. Terms such as “horizontal” and “lateral” refer to a direction in a plane parallel to a top surface of a semiconductor substrate, regardless of its actual three-dimensional spatial orientation. Terms such as “vertical” and “normal” refer to a direction perpendicular to the “horizontal” and “lateral” direction. Terms such as “above” and “below” indicate positioning of elements or structures relative to each other and/or to the top surface of the semiconductor substrate as opposed to relative elevation.
A feature “connected” or “coupled” to or with another element may be directly connected or coupled to the other element or, instead, one or more intervening elements may be present. A feature may be “directly connected” or “directly coupled” to another element if intervening elements are absent. A feature may be “indirectly connected” or “indirectly coupled” to another element if at least one intervening element is present.
The descriptions of the various embodiments of the present invention have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.
Claims
1. A structure comprising:
- a first metallization layer comprising a plurality of first metal lines and a metal island, the metal island electrically isolated from the plurality of first metal lines;
- a second metallization layer disposed below the first metallization layer, the second metallization layer including a second metal line;
- a third metallization layer disposed above the first metallization layer, the third metallization layer including a third metal line;
- a first conductive via connecting the metal island to the second metal line; and
- a second conductive via connecting the metal island to the third metal line.
2. The structure of claim 1 wherein the metal island has a length of less than or equal to fifteen nm.
3. The structure of claim 1 wherein the metal island is comprised of cobalt or ruthenium.
4. The structure of claim 1 wherein the metal island is comprised of cobalt.
5. The structure of claim 1 wherein the metal island, the first conductive via, and the second conductive via are comprised of the same material.
6. The structure of claim 1 wherein the first metallization level includes a fourth metal line arranged adjacent to the first metal line, and the fourth metal line is spaced from the first metal line by a first gap with a dimension of about five nm.
7. The structure of claim 6 wherein the metal island has a length of less than or equal to fifteen nm.
8. The structure of claim 6 wherein the first metallization level includes a fifth metal line arranged adjacent to the first metal line, the first metal line is laterally arranged between the fourth metal line and the fifth metal line, and the fifth metal line is spaced from the first metal line by a second gap with a dimension of about five nm.
9. The structure of claim 8 wherein the metal island has a length of less than or equal to fifteen nm.
10. The structure of claim 6 wherein the metal island and the fourth metal line are comprised of cobalt.
11. The structure of claim 6 wherein the metal island, the fourth metal line, the first conductive via, and the second conductive via are comprised of the same material.
12. The structure of claim 6 wherein the first metallization level includes a dielectric layer, and the gap is filled by dielectric material of the dielectric layer.
13. The structure of claim 1 wherein the metal island is substantially equal in size to the first conductive via.
14. The structure of claim 1 wherein the metal island is substantially equal in size to the second conductive via.
15. The structure of claim 1 wherein the metal island is substantially equal in size to the first conductive via, and the metal island is substantially equal in size to the second conductive via.
16. A structure comprising:
- a first metallization layer comprising a plurality of first metal lines and a metal island, the metal island electrically isolated from the plurality of first metal lines;
- a second metallization layer disposed below the first metallization layer, the second metallization layer including a second metal line;
- a third metallization layer disposed above the first metallization layer, the third metallization layer including a third metal line;
- a first conductive via connecting the metal island to the second metal line; and
- a second conductive via connecting the metal island to the third metal line,
- wherein the metal island is comprised of cobalt, the metal island has a length of less than or equal to fifteen nm, and the metal island is comprised of cobalt, and the metal island is substantially equal in size to the first conductive via.
17. The structure of claim 16 wherein the first metallization level includes a fourth metal line arranged adjacent to the first metal line, and the fourth metal line is spaced from the first metal line by a first gap with a dimension of about five nm.
18. The structure of claim 17 wherein the first metallization level includes a fifth metal line arranged adjacent to the first metal line, the first metal line is laterally arranged between the fourth metal line and the fifth metal line, and the fifth metal line is spaced from the first metal line by a second gap with a dimension of about five nm.
19. The structure of claim 16 wherein the metal island is substantially equal in size to the second conductive via.
20. The structure of claim 16 wherein the first metallization level includes a dielectric layer, and the gap is filled by dielectric material of the dielectric layer.
Type: Application
Filed: Mar 29, 2019
Publication Date: Jul 25, 2019
Inventor: Guillaume Bouche (Albany, NY)
Application Number: 16/369,050