Method of fabricating metal-to-metal antifuse with improved diffusion barrier layer

- Actel Corporation

A metal-to-metal antifuse comprises a lower electrode comprising a first metal layer in an integrated circuit, a first barrier layer formed from a layer of TiW:N disposed over the lower electrode, a layer of antifuse material formed from amorphous silicon over the first barrier layer, a second barrier layer formed from a layer of TiW:N disposed over the layer of antifuse material, said second barrier layer, and an upper electrode over the second barrier layer, the upper electrode comprising a second metal layer in the integrated circuit.

Skip to: Description  ·  Claims  ·  References Cited  · Patent History  ·  Patent History
Description
BACKGROUND OF THE INVENTION

1. Field Of The Invention

The present invention relates to user-programmable antifuse structures. More particularly, the present invention relates to a metal-to metal antifuse structure with improved immunity to electrode diffusion through a barrier layer interposed between the electrodes and the antifuse material. The present invention relates to processing methods, in general, and the selection of diffusion barrier materials, in particular, to ensure manufacturability of products containing metal/a-Si/metal antifuses.

2. The Prior Art

Antifuses employing amorphous silicon antifuse material are known in the prior art. Since such antifuses are often deployed between metal layers in an integrated circuit, they may employ materials such as aluminum as the antifuse electrodes. Traditionally, several methods have been employed to form barrier layers between the electrodes and the amorphous silicon antifuse material. A thin layer of deposited silicon dioxide has been used. If this layer is too thin, it will not be an effective barrier, and if it is too thick, it will appreciably raise the programming voltage of the antifuse. Control of the thickness of this layer is a difficult task. Alternatively, the lower electrode has been formed from TiW itself. However, this layer cannot be used as the bottom layer of the antifuse and as an interconnect layer. A silicon nitride layer has also been deposited over the TiW layer. If this layer is too thin, it will not be an effective barrier, and if it is too thick, it will appreciably raise the programming voltage of the antifuse.

While titanium-tungsten (TiW) has been used as diffusion barrier for fabrication of antifuses comprising an amorphous silicon antifuse material sandwiched between two metal layers, TiW is not an effective diffusion barrier; especially for use in process technologies which employ alloy temperatures of about 400.degree. C. to 450.degree. C. or higher, because aluminum diffuses through the barrier layer to the amorphous silicon and changes its conductive properties. In addition Ti or W atoms may also diffuse into the amorphous silicon antifuse layer, altering its conductive properties.

BRIEF DESCRIPTION OF THE INVENTION

According to the present invention, a metal-to-metal antifuse includes a diffusion barrier, comprising a layer of nitrided titanium tungsten (TiW:N), interposed between the metal layers and the amorphous silicon antifuse material. According to a presently preferred embodiment of the invention, the TiW:N layer may be formed in situ by reactive ion sputtering of TiW in the presence of nitrogen. Alternatively, the TiW layer may be first formed and then later exposed to an ambient of nitrogen under conditions which will form a nitrided layer at the surface of the TiW layer.

BRIEF DESCRIPTION OF THE DRAWINGS

FIG. 1a is a diagram of a cross section of a prior art antifuse incorporating a TiW diffusion barrier layer.

FIG. 1b is a schematic representation of a portion of the cross section of the prior art antifuse of FIG. 1a, showing the interdiffusion of silicon and aluminum through TiW grain boundaries.

FIG. 2 is a diagram of a cross section of an antifuse fabricated according to the present invention employing a TiW:N diffusion barrier layer.

FIGS. 3a and 3b are schematic representations of two variations of cross sections of an antifuse according to the present invention incorporating a TiW:N diffusion barrier layer, showing that TiW:N is an effective diffusion barrier.

DETAILED DESCRIPTION OF A PREFERRED EMBODIMENT

Those of ordinary skill in the art will realize that the following description of the present invention is illustrative only and not in any way limiting. Other embodiments of the invention will readily suggest themselves to such skilled persons.

Metal-to-metal antifuses have been gaining in popularity for some time. Care must be taken to prevent the metal material from which the antifuse electrodes are fabricated from diffusing into the antifuse material in order to avoid reliability problems with antifuses which are to remain unprogrammed. This concern is especially acute when amorphous silicon is employed as the antifuse material.

FIG. 1a is a cross sectional view of a prior art metal-to-metal antifuse structure. The prior art metal-to-metal antifuse structure is shown comprising a lower electrode 10 formed from a metal layer in an integrated circuit disposed above and separated from the surface of a semiconductor substrate 12, which may include other structures, by a layer 14 which may be a barrier layer or an insulating layer. A lower TiW barrier layer 16 is interposed between lower electrode 10 and a layer of amorphous silicon antifuse material 18. An upper TiW barrier layer 20 is interposed between the antifuse material 18 and the upper electrode 22, formed from another metal layer in the integrated circuit.

The interdiffusion of Si and Al through TiW grain boundaries is a well-understood phenomenon and is presented schematically in FIG. 1b. The grain boundaries are represented by lines 24. The dotted arrows 26 represent the path of aluminum atoms to the amorphous silicon and the solid arrows 28 represent the path of silicon atoms to the aluminum through the TiW grain boundaries 24. Because of this diffusion characteristic, TiW is not an effective diffusion barrier for use in antifuse applications. In addition, Ti or W atoms may also diffuse into the amorphous silicon antifuse layer. This especially true in process technologies which employ alloy temperatures of about 400.degree. C. to 450.degree. C. or higher, because the high temperatures enhance aluminum diffusion through the barrier layer to the amorphous silicon.

According to the present invention, a metal-to-metal antifuse having an improved barrier layer to prevent metal diffusion into the antifuse material layer. Referring now to FIG. 2, a cross sectional view of a metal-to-metal antifuse fabricated according to the principles of the present invention is presented. The antifuse 30 of the present invention may be incorporated into an integrated circuit fabricated on a semiconductor substrate 32. Those of ordinary skill in the art will recognize that, for some applications, substrate 32 may be fabricated from a material other than a semiconductor material, such as a ceramic material or other insulator, or may be actually a layer formed over the base substrate material.

The lower electrode 34 of antifuse 30 preferably comprises a portion of a metal interconnect layer already employed in the integrated circuit, and may be formed from a metal such as aluminum or from other metals or combinations of metals and other materials commonly employed for integrated circuit interconnect layers and may typically have a thickness of about between 2,500 and 10,000 angstroms. Lower electrode 34 is shown disposed over an insulating layer 36, covering the substrate and any other intervening structures placed thereon (not shown). As in a conventional integrated circuit process, the layer comprising lower electrode 34 is formed on the top of insulating layer 36 and then appropriately patterned using conventional semiconductor processing techniques.

Next, a lower barrier layer 38 is formed over lower electrode 34. According to a presently preferred embodiment of the invention, lower barrier layer 38 comprises a layer of TiW:N having a thickness of about between 500 and 2,000 angstroms. According to the present invention, the TiW:N barrier films may be produced by a reactive sputtering process, in which N.sub.2 gas is introduced into the noble gas ambient in the reaction chamber during the TiW deposition. With a N.sub.2 /Ar gas flow ratio of about 1/3, i.e., 50 sccm N.sub.2 and 150 sccm Ar, a TiW:N film having a resistivity of about 240 .mu..OMEGA.-cm can be produced. As the gas flow ratio is increased, the resistivity of the resulting TiW:N film increases and its diffusion barrier properties improve. Nevertheless, for circuit considerations, it may not be desirable to produce TiW:N films with resistivities exceeding about 400 .mu..OMEGA.-cm.

Alternatively, an already-grown TiW film may be annealed in an atmosphere of pure N.sub.2 or forming gas (90% N.sub.2 and 10% H.sub.2) at a temperature of about between 300.degree. C. to 450.degree. C. for a period of about 30 minutes. This process results in formation of TiW:N barrier films having barrier and electrical characteristics similar to those produced by in situ formation of TiW:N.

Next, an antifuse material layer 40, comprising amorphous silicon or other suitable material or materials formed using conventional processing techniques, is placed over the lower barrier layer 38. The thickness chosen for antifuse material layer 40 will depend on the parameters desired for the finished antifuse, such as programming voltage, final resistance, and capacitance in the unprogrammed state. Those of ordinary skill in the art will recognize that tradeoffs between these parameters will need to be evaluated to choose a thickness for this layer. Making such tradeoffs are well within the level of ordinary skill in the art.

After the formation of antifuse layer 40, an upper barrier layer 42 is formed on its surface. Upper barrier layer 42 may be formed from the same material and in the same manner as lower barrier layer 38.

Finally, an upper electrode 44 is formed over the surface of upper barrier layer 42. Upper electrode 42 of antifuse 30 preferably comprises a portion of another metal interconnect layer already employed in the integrated circuit, and may be formed from a metal such as aluminum or from other metals or combinations of metals and other materials commonly employed for integrated circuit interconnect layers and may typically have a thickness of about between 2,500 and 10,000 angstroms.

TiW:N barrier layers produced according to the teachings of present invention possess the advantageous properties of TiW (including good adhesion promotion, and low sheet resistance), and, at the same time is a more effective diffusion barrier to protect the antifuse layer from interdiffusion of Si and Al. The effectiveness of Tiw:N as a diffusion barrier is due to the presence of TiWN precipitates at Tiw:N grain boundaries, which block interdiffusion of Si and Al through grain boundaries. This is shown schematically in FIGS. 3a and 3b, where the dark lines 46 represent TiWN precipitates which act to plug the grain boundaries of the TiW:N film, thus effectively blocking interdiffusion of metal into the amorphous silicon antifuse layer.

While embodiments and applications of this invention have been shown and described, it would be apparent to those skilled in the art that many more modifications than mentioned above are possible without departing from the inventive concepts herein. The invention, therefore, is not to be restricted except in the spirit of the appended claims.

Claims

1. A method for fabricating an antifuse between a first metal layer and a second metal layer in an integrated circuit, comprising the steps of:

forming said first metal layer;
forming a lower barrier layer over said first metal layer comprising the step of forming a layer of TiW:N;
forming a layer of antifuse material over said lower barrier layer;
forming an upper barrier layer over said antifuse material comprising the step of forming a layer of TiW:N; and
forming said second metal layer over said upper barrier layer.

2. The method of claim 1 wherein the steps of forming said lower and upper barrier layers comprise a reactive TiW sputtering process in the presence of Ar and N.sub.2 gas.

3. The method of claim 2 in which a N.sub.2 /Ar gas flow ratio of about 1/3 is employed.

4. The method of claim 1 wherein the steps of forming said lower and upper barrier layers comprise forming a TiW layer and annealing said TiW layer in the presence of N.sub.2 gas.

Referenced Cited
U.S. Patent Documents
4651409 March 24, 1987 Ellsworth et al.
4748490 May 31, 1988 Hollingsworth
4796075 January 3, 1989 Whitten
4822753 April 18, 1989 Pintchovski et al.
4823181 April 18, 1989 Mohsen et al.
4899205 February 6, 1990 Hamdy et al.
4914055 April 3, 1990 Gordon et al.
4943538 July 24, 1990 Mohsen et al.
5070384 December 3, 1991 McCollum et al.
5093711 March 3, 1992 Hirakawa
5095362 March 10, 1992 Roesner
5100827 March 31, 1992 Lytle
5120679 June 9, 1992 Boardman et al.
5134457 July 28, 1992 Hamdy et al.
5166556 November 24, 1992 Hsu et al.
5171715 December 15, 1992 Husher et al.
5173449 December 22, 1992 Lorenzen et al.
5194759 March 16, 1993 El-Ayat et al.
5196724 March 23, 1993 Gordon et al.
5233206 August 3, 1993 Lee et al.
5233217 August 3, 1993 Dixit et al.
5241496 August 31, 1993 Lowrey et al.
5242851 September 7, 1993 Choi
5248632 September 28, 1993 Tung et al.
5266829 November 30, 1993 Hamdy et al.
5272101 December 21, 1993 Forouhi et al.
5272666 December 21, 1993 Tsang et al.
5284788 February 8, 1994 Spratt et al.
5286993 February 15, 1994 Lowrey et al.
5290734 March 1, 1994 Boardman et al.
5293133 March 8, 1994 Birkner et al.
5298784 March 29, 1994 Gambino et al.
5300456 April 5, 1994 Tigelaar et al.
5302546 April 12, 1994 Gordon et al.
5304508 April 19, 1994 Cohen
5308795 May 3, 1994 Hawley et al.
5318924 June 7, 1994 Lin et al.
5322812 June 21, 1994 Dixit et al.
5327024 July 5, 1994 Cox
5328865 July 12, 1994 Boardman et al.
5329153 July 12, 1994 Dixit
5332929 July 26, 1994 Chiang
5353246 October 4, 1994 Tsang et al.
5381035 January 10, 1995 Chen et al.
5387311 February 7, 1995 Hall et al.
5390141 February 14, 1995 Cohen et al.
5391513 February 21, 1995 Delgado et al.
5391518 February 21, 1995 Bhushan
5395797 March 7, 1995 Chen et al.
5403778 April 4, 1995 Kwok et al.
5404029 April 4, 1995 Husher et al.
5412245 May 2, 1995 Favreau
5412593 May 2, 1995 Magel et al.
5482884 January 9, 1996 McCollum et al.
5485031 January 16, 1996 Zhang et al.
Foreign Patent Documents
0 414 361 February 1991 EPX
0 416 903 March 1991 EPX
0 452 091 October 1991 EPX
0 455 414 November 1991 EPX
0 500 034 August 1992 EPX
0 501 120 September 1992 EPX
0 528 417 February 1993 EPX
0 539 197 April 1993 EPX
2 367 352 October 1977 FRX
2 222 024 February 1990 GBX
87/00969 February 1987 WOX
87/02827 May 1987 WOX
92/13359 August 1992 WOX
92/20109 November 1992 WOX
93/03499 February 1993 WOX
93/05514 March 1993 WOX
93/04499 March 1993 WOX
Other references
  • Cohen et al., "A Flat-Aluminum Based Voltage-Programmable Link for Field-Programmable Devices", IEEE Transactions on Electron Devices, vol. 41, No. 5, May 1994, pp. 721-724. Gordon et al., "Conducting Filament of the Programmed Metal Electrode Amorphous Silicon Antifuse", 1993 IEEE, IEDM 93-27, pp. 2.6.1-2.6.4. Hu, C., "Interconnect Devices for Field programmable Gate Array", 1992 IEEE, IEDM 92-591, p. 24.1.1-24.1.4.
Patent History
Patent number: 5753528
Type: Grant
Filed: Nov 7, 1995
Date of Patent: May 19, 1998
Assignee: Actel Corporation (Sunnyvale, CA)
Inventors: Abdul R. Forouhi (San Jose, CA), Iton Wang (San Jose, CA)
Primary Examiner: Jey Tsai
Law Firm: D'Alessandro & Ritchie
Application Number: 8/551,835
Classifications
Current U.S. Class: 437/60; 437/192; 437/922
International Classification: H01L 2170; H01L 2700;