Patents Represented by Attorney Eric Petraske
  • Patent number: 7253066
    Abstract: An inverse-T transistor is formed by a method that decouples the halo implant, the deep S/D implant and the extension implant, so that the threshold voltage can be set by adjusting the halo implant without being affected by changes to the extension implant that are intended to alter the series resistance of the device. Formation of the inverse-T structure can be made by a damascene method in which a temporary layer deposited over the layer that will form the cross bar of the T has an aperture formed in it to hold the gate electrode, the aperture being lined with vertical sidewalls that provide space for the ledges that form the T. Another method of gate electrode formation starts with a layer of poly, forms a block for the gate electrode, covers the horizontal surfaces outside the gate with an etch-resistant material and etches horizontally to remove material above the cross bars on the T, the cross bars being protected by the etch resistant material.
    Type: Grant
    Filed: February 24, 2004
    Date of Patent: August 7, 2007
    Assignee: International Business Machines Corporation
    Inventors: Wagdi W. Abadeer, Jeffrey S. Brown, Kiran V. Chatty, Robert J. Gauthier, Jr., Carl J. Radens, William R. Tonti
  • Patent number: 7129129
    Abstract: A method of forming a trench in a semiconductor substrate includes a step of converting the cross section of the upper portion of the trench from octagonal to rectangular, so that sensitivity to alignment errors between the trench lithography and the active area lithography is reduced. Applications include a vertical transistor that becomes insensitive to misalignment between the trench and the litho for the active area, in particular a DRAM cell with a vertical transistor.
    Type: Grant
    Filed: March 29, 2004
    Date of Patent: October 31, 2006
    Assignee: International Business Machines Corporation
    Inventors: Thomas N. Adam, David C. Ahlgren, Kangguo Cheng, Ramachandra Divakaruni
  • Patent number: 7115934
    Abstract: A trench capacitor formed with a bottle etch step has a polygonal cross section produced by forming thermally oxidizing the trench walls with thinner oxide at the corners of the trench, then performing the bottle etch step with the nitride in place, thereby extending the trench walls laterally only outside the corners, so that the distance of closest approach between adjacent trenches is reduced while the length of the perimeter is maintained.
    Type: Grant
    Filed: March 26, 2004
    Date of Patent: October 3, 2006
    Assignee: International Business Machines Corporation
    Inventors: Kangguo Cheng, Ramachandra Divakaruni
  • Patent number: 7111257
    Abstract: A method of using special designed wiring level mask(s) to determine product transistor and circuit performance in a chip during the early portion of the product evaluation cycle saves weeks of time that would have been taken by the passage of the wafer through the fab. The method also saves cost during production by identifying wafers for rework at an early stage.
    Type: Grant
    Filed: September 12, 2003
    Date of Patent: September 19, 2006
    Assignee: International Business Machines Corporation
    Inventors: Norman W. Robson, Teresa J. Wu
  • Patent number: 6985384
    Abstract: A magneto resistive memory device is fabricated by etching a blanket metal stack comprised of a buffer layer, pinned magnetic layer, a tunnel barrier layer and a free magnetic layer. The problem of junction shorting from resputtered metal during the etching process is eliminated by formation of a protective spacer covering the side of the freelayer and tunnel barrier interface. The spacer is formed following the first etch through the free layer which stops on the barrier layer. After spacer formation a second etch is made to isolate the device. The patterning of the device tunnel junction is made using a disposable mandrel method that enables a self-aligned contact to be made following the completion of the device patterning process.
    Type: Grant
    Filed: October 1, 2002
    Date of Patent: January 10, 2006
    Assignee: International Business Machines Corporation
    Inventors: Gregory Costrini, John Hummel, Kia-Seng Low, Igor Kasko, Frank Findeis, Wolfgang Raberg
  • Patent number: 6825097
    Abstract: In an integrated circuit process for SOI including trench device isolation, the problem of voids in the trench fill is addressed by a triple fill process, in which a thermal oxide sidewall having recesses at the bottom corners is covered with a LPCVD deposition that fills in the recesses, followed by a void-free HDP deposition. Densification results in substantially the same etch rate for the three types of oxide.
    Type: Grant
    Filed: August 7, 2002
    Date of Patent: November 30, 2004
    Assignee: International Business Machines Corporation
    Inventors: Klaus D. Beyer, Patricia A. O'Neil, Deborah A. Ryan, Peter Smeys, Effendi Leobandung
  • Patent number: 6740920
    Abstract: Body effects in vertical MOSFET transistors are considerably reduced and other device parameters are unaffected in a vertical transistor having a threshold implant with a peak at the gate and an implant concentration distribution that declines rapidly away from the gate to a plateau having a low p-well concentration value. A preferred embodiment employs two body implants—an angled implant having a peak at the gate that sets the Vt and a laterally uniform low dose implant that sets the well dopant concentration.
    Type: Grant
    Filed: March 11, 2002
    Date of Patent: May 25, 2004
    Assignee: International Business Machines Corporation
    Inventors: Dureseti Chidambarrao, Kil-Ho Lee, Jack A. Mandelman, Kevin McStay, Rajesh Rengarajan
  • Patent number: 6583498
    Abstract: In a package for integrated circuits, a signal transmission line has a first segment closer to the chip that is bracketed vertically by ground planes at a first vertical distance and a second segment further from the chip that is bracketed vertically by ground planes at a second vertical distance greater than the first distance, with an aperture being formed in the ground planes at the first distance, so that those ground planes do not interfere with the impedance set by the second set of ground planes.
    Type: Grant
    Filed: August 9, 2002
    Date of Patent: June 24, 2003
    Assignee: International Business Machine Corporation
    Inventors: Edward R. Pillai, Warren D. Dyckman, Deana Cosmadelis