Patents Represented by Attorney James J. Winstead SEchrest & Minick, P.C. Murphy, Esq.
  • Patent number: 5991191
    Abstract: Multivalued memory cell 300 includes a latch 300 having a latching node operating between a variable voltage rail and a fixed voltage rail. Circuitry 303 allows for latching of node to a voltage level of the variable voltage rail, the voltage level at the latched node representing a data value. Circuitry 303 provides for the outputing of the voltage level from the latched node.
    Type: Grant
    Filed: December 5, 1997
    Date of Patent: November 23, 1999
    Assignee: Silicon Aquarius, Inc.
    Inventor: G.R. Mohan Rao
  • Patent number: 5940329
    Abstract: A memory architecture 400 includes an array of memory cells partitioned into a plurality of subarrays 401. Each subarray 401 includes a plurality of memory cells organized in rows and columns, each row associated with a conductive wordline 407 and each column associated with a pair of conductive half-bitlines 403. The first sense amplifier 402 is selectively coupled to selected pair of half-bitlines 403. A second sense amplifier 402 is selectively coupled to the selected pair of half-bitlines 403. A first local I/O line 404 is coupled to first sense amplifier 402 and a second local I/O line 404 is coupled to the second sense amplifier 402. First and second sets of global I/O lines 405 are selectively coupled to the first and second I/O lines 404.
    Type: Grant
    Filed: December 17, 1997
    Date of Patent: August 17, 1999
    Assignees: Silicon Aquarius, Inc., Silicon SA
    Inventors: Stephen Earl Seitsinger, Wayland Bart Holland
  • Patent number: 5835932
    Abstract: A memory 400 comprises a plurality of banks 401 and global access control circuitry 406. Each of the plurality of banks includes first and second arrays 506, 402 of memory cells, first accessing circuitry 413, 507 for selectively accessing cells in the first array in response to address bits, and second accessing circuitry 404, 413 for selectively accessing cells in the second array in response to address bits. Storage circuitry 502 within each bank 401 stores previously received address bits. Circuitry for comparing 503 within each bank compares received address bits with stored address bits in storage circuitry 503, with first accessing circuitry 413, 507 accessing cells in first array 506 addressed by the stored address bits when stored address bits and received address bits match and second accessing circuitry 404, 413 accessing cells in second array 402 addressed by the received address bits when the stored address bits and the received address bits differ.
    Type: Grant
    Filed: March 13, 1997
    Date of Patent: November 10, 1998
    Assignee: Silicon Aquarius, Inc.
    Inventor: G. R. Mohan Rao