Abstract: A process of forming silicide at uniform rates across the entire source/drain region is provided. A two-step annealing method permits the thickness of the silicide formed on the edge of a silicon electrode to be substantially the same as it is in the center of the electrode. A first, low temperature anneal begins the salicidation process across the source/drain electrode surface. The time and temperature are controlled so that the metal is only partially consumed. The annealing is interrupted to remove excess silicidation metal, especially the unreacted metal overlying oxide areas neighboring the silicon electrode. Then, the silicidation is completed at a higher temperature anneal. Because the excess metal has been removed, the resulting silicide layer is uniformly flat, permitting the transistor to be fabricated with shallow junction areas and low leakage currents.
Type:
Grant
Filed:
December 6, 1999
Date of Patent:
April 17, 2001
Assignees:
Sharp Laboratories of America, Inc., Sharp Kabushiki Kaisha
Inventors:
Jer-Shen Maa, Sheng Teng Hsu, Chien-Hsiung Peng