Patents Represented by Attorney Smith-Hill & Bedell PC
  • Patent number: 6882546
    Abstract: A multiple integrated circuit (IC) die assembly includes a base IC die and secondary IC dice mounted on a surface of the base IC die. A set of protruding contacts formed on the surface of the base IC die and extending beyond the secondary IC dice link the surface of the base IC die to a printed circuit board (PCB) substrate with the secondary IC die residing between the base IC die and the PCB substrate.
    Type: Grant
    Filed: October 3, 2001
    Date of Patent: April 19, 2005
    Assignee: FormFactor, Inc.
    Inventor: Charles A. Miller
  • Patent number: 6845491
    Abstract: A method for designing integrated circuits (ICs) and their interconnect systems includes IC component cells and interconnect component cells in a cell library. Each IC component cell provides both a physical and behavioral model of a component that may be incorporated into the IC while each interconnect component cell includes both a physical and behavioral model of a separate internal or external component of an interconnect system that may link the IC to external nodes. Both the IC and its interconnect systems are designed by selecting and specifying interconnections between component cells included in the cell library. Interconnect systems are flexibily designed to act like filters tuned to optimize desired frequency response characteristics.
    Type: Grant
    Filed: January 29, 2003
    Date of Patent: January 18, 2005
    Assignee: FormFactor, Inc.
    Inventors: Charles A. Miller, John M. Long
  • Patent number: 6812691
    Abstract: An electronic device tester channel transmits a single test signal to multiple terminals of electronic devices under test (DUTs) through a set of isolation resistors. The tester channel employs feedback to automatically adjust the test signal voltage to compensate for affects of faults at any of the DUT terminals to prevent the faults from substantially affecting the test signal voltage.
    Type: Grant
    Filed: July 12, 2002
    Date of Patent: November 2, 2004
    Assignee: FormFactor, Inc.
    Inventor: Charles A. Miller
  • Patent number: 6784677
    Abstract: An interconnect structure employs a closed-grid bus to link an integrated circuit tester channel to an array of input/output (I/O) pads on a semiconductor wafer so that the tester channel can concurrently communicate with all of the I/O pads. The interconnect structure includes a circuit board implementing an array of bus nodes, each corresponding to a separate one of the I/O pads. The circuit board includes at least two layers. Traces mounted on a first layer form a set of first daisy-chain buses, each linking all bus nodes of a separate row of the bus node array. Traces mounted on a second circuit board layer form a set of second daisy-chain buses, each linking all bus nodes of a separate column of the bus node array. Vias and other circuit board interconnect ends of the first and second daisy-chain buses so that they form the closed-grid bus. Each bus node is connected though a separate isolation resistor to a separate contact pad mounted on a surface of the circuit board.
    Type: Grant
    Filed: April 2, 2003
    Date of Patent: August 31, 2004
    Assignee: FormFactor, Inc.
    Inventors: Charles A. Miller, John Matthew Long
  • Patent number: 6661316
    Abstract: A printed circuit board (PCB) via, providing a conductor extending vertically between microstrip or stripline conductors formed on separate layers of a PCB, includes a conductive pad surrounding the conductor and embedded within the PCB between those PCB layers. The pad's shunt capacitance and the magnitudes of capacitances of other portions of the via are sized relative to the conductor's inherent inductance to optimize frequency response characteristics of the via.
    Type: Grant
    Filed: December 3, 2002
    Date of Patent: December 9, 2003
    Assignee: FormFactor, Inc.
    Inventors: Emad B. Hreish, Charles A. Miller
  • Patent number: 6646520
    Abstract: In an interconnect system for providing access to a common I/O terminal for multiple circuit devices such as drivers, receivers and electrostatic discharge (ESD) protection devices implemented on an IC, each such device is provided with a separate contact pad within the IC. The contact pads are linked to one another and to the IC I/O terminal though inductive conductors such as bond wires, metalization layer traces in the IC, or legs of a forked, lithographically-defined spring contact formed on the IC. The conductor inductance isolates the capacitance of the circuit devices from one another, thereby improving characteristics of the frequency response of the interconnect system. Also the ESD protection function is distributed among multiple ESD devices interconnected by series inductors to provide a multi-pole filter at each IC terminal.
    Type: Grant
    Filed: August 2, 2002
    Date of Patent: November 11, 2003
    Assignee: FormFactor, Inc.
    Inventor: Charles A. Miller
  • Patent number: 6606575
    Abstract: To calibrate timing of test signals generated by all channels of an integrated circuit, each channel is programmed to generate a test signal having a repetitive pseudo-random test signal edge pattern. The test signal pattern of each channel is compared to a reference signal having the same edge pattern and the delay of each channel is adjusted to maximize cross-correlation between the test signal and the reference signal.
    Type: Grant
    Filed: December 29, 2000
    Date of Patent: August 12, 2003
    Assignee: FormFactor, Inc.
    Inventor: Charles A. Miller