Patents Represented by Attorney, Agent or Law Firm William H. Bollman
  • Patent number: 6122693
    Abstract: The present invention provides a PCI Bus Diagnostic Monitor which eliminates the need to hook up a logic analyzer and manually analyze the data passing on the PCI Bus. The present invention provides an accurate analysis of the PCI Bus master's utilization and/or latency time to acquire the PCI Bus by controlling a 12-bit counter and analyzing count values at appropriate times, e.g., between the time the PCI Bus request is output and the time that the data transfer begins, and the time between when the data transfer begins and when the data transfer ends. The data corresponding to a large number of data transfers may be buffered and analyzed to provide performance statistics relating to the PCI Bus. The analysis can be performed in lightly loaded, typically loaded, and heavily loaded PCI bus situations to fully and accurately test real-world capabilities of new peripherals, particular combinations of peripherals, and statistics relating to customized usage of a host system.
    Type: Grant
    Filed: August 26, 1998
    Date of Patent: September 19, 2000
    Assignee: Lucent Technologies, Inc.
    Inventors: Srinivasa Gutta, Raman Parthasarathy, Walter G. Soto
  • Patent number: 6122697
    Abstract: One aspect of the present invention provides a packer-unpacker (PUP) for a digital serial interface which allows a plurality of processors to access time slot registers of a serial data stream relating to the digital serial interface. A configuration register is maintained either by one of the plurality of processors or by each of the processors to arbitrate access to the individual time slot registers. Another aspect of the invention allows one or more processors to efficiently access and/or write more bits to a resource such as a time slot register than the width of the processor's respective data bus allows. Extra bits registers are maintained for at least one of the read and write direction data busses. The extra bits correspond to the least significant bits conventionally ignored in changing from a data bus of one width to a data bus of a narrower width. The extra bits in the write direction are accessed, e.g.
    Type: Grant
    Filed: June 22, 1998
    Date of Patent: September 19, 2000
    Assignee: Lucent Technologies, Inc.
    Inventor: David Lawson Potts
  • Patent number: 6116737
    Abstract: A profiling and/or calibration sample plate allowing approximately full scale calibration monitoring of an ablation achieved in corneal tissue. The profiling/calibration sample plate also allows for a permanent record of an achieved corneal ablation to be made immediately before (and/or during) the actual cornea to be ablated is ablated. The present invention allows "in vitro" full scale determination of the ablation profile resulting from a given set of refractive laser parameters. One exemplary profiling/calibration sample plate includes a plate (or other shape) having a recess adapted to contain a cross-linked collagen material. The collagen material serves as an approximation of corneal tissue having a similar ablation rate to allow for a "full scale" calibration and/or measurement of an ablation procedure as it will actually occur in a cornea.
    Type: Grant
    Filed: January 13, 2000
    Date of Patent: September 12, 2000
    Assignee: LaserSight Technologies, Inc.
    Inventor: William I. Kern
  • Patent number: 6112220
    Abstract: An integrated circuit, e.g. an AC '97 conforming audio codec, includes a digital filter and gain module including multiple channels of gain control and multiple channels of digital filtering. A gain control module includes an overflow check of data samples requiring differing lengths of clamping. Each channel of the digital filter includes a finite impulse response (FIR) filter, and an infinite impulse response (IIR) filter. The digital filtering is implemented largely in hardware independent of the number of channels required and/or independent of the required order of the filtering. Thus, filter channels can be added or additional filtering implemented merely by increasing the clock speed without changing the digital filter design. The FIR filter is capable of being reset each frame to prevent a DC buildup at internal nodes. The IIR filter performs a plurality of 2.sup.nd order biquadratic equations in an overall average of as few as four clock cycles per 2.sup.nd order biquad.
    Type: Grant
    Filed: February 10, 1998
    Date of Patent: August 29, 2000
    Assignee: Lucent Technologies, Inc.
    Inventor: Lane Allen Smith