Patents Assigned to Alpha and Omega Semiconductor Incorporation
  • Patent number: 10020369
    Abstract: A dual channel trench LDMOS transistor includes a semiconductor layer of a first conductivity type formed on a substrate; a first trench formed in the semiconductor layer where a trench gate is formed in an upper portion of the first trench; a body region of the second conductivity type formed in the semiconductor layer adjacent the first trench; a source region of the first conductivity type formed in the body region and adjacent the first trench; a planar gate overlying the body region; a drain drift region of the first conductivity type formed in the semiconductor layer and in electrical contact with a drain electrode; and alternating N-type and P-type regions formed in the drain drift region with higher doping concentration than the drain-drift regions to form a super-junction structure in the drain drift region.
    Type: Grant
    Filed: February 1, 2017
    Date of Patent: July 10, 2018
    Assignee: Alpha and Omega Semiconductor Incorporation
    Inventor: Shekar Mallikarjunaswamy
  • Patent number: 8164199
    Abstract: A multi-die package has a plurality of leads and first and second semiconductor dies in superimposition and bonded together defining a die stack. The die stack has opposed first and second sides, with each of the first and second semiconductor dies having gate, drain and source regions, and gate, drain and source contacts. The first opposed side has the drain contact of the second semiconductor die, which is in electrical communication with a first set of the plurality of leads. The gate, drain and source contacts of the first semiconductor die and the gate and source contacts of the second semiconductor die are disposed on the second of said opposed sides and in electrical communication with a second set of the plurality of leads. The lead for the source of the first semiconductor die may be the same as the lead for the drain of the second semiconductor die.
    Type: Grant
    Filed: July 31, 2009
    Date of Patent: April 24, 2012
    Assignee: Alpha and Omega Semiconductor Incorporation
    Inventors: Anup Bhalla, Yi Su, David Grey
  • Patent number: 8058727
    Abstract: A standing chip scale package is disclosed. The standing chip scale package provides electrical connection to bumped device contacts on both sides of the chip. The package is coupleable to a printed circuit board in a standing configuration such that front and back sides of the bumped chip are substantially perpendicular to a mounting surface. A process of fabricating the standing chip scale package is also disclosed.
    Type: Grant
    Filed: August 9, 2010
    Date of Patent: November 15, 2011
    Assignee: Alpha and Omega Semiconductor Incorporation
    Inventors: Tao Feng, Anup Bhalla, Yueh-Se Ho