Patents Assigned to Amkor Technology
-
Patent number: 7399661Abstract: A method for making an integrated circuit substrate having embedded back-side access conductors and vias provides a high-density mounting and interconnect structure for integrated circuits that is compatible with etched, plated or printed pre-manufactured substrate components. A circuit board or film having a pre-plated, etched or printed circuit, for example a rigid substrate having a Ball Grid Array (BGA) ball-attach pattern, is laser perforated to produce blind vias and/or conductive patterns that provide contact through to conductors of the prefabricated circuit board or film. Existing circuit board and substrate technology is thereby made compatible with laser-embedding technologies, providing the low-cost advantages of existing etching, plating and printing technologies along with a high conductor density associated with laser-embedded circuit technologies.Type: GrantFiled: September 22, 2004Date of Patent: July 15, 2008Assignee: Amkor Technology, Inc.Inventors: David Jon Hiner, Ronald Patrick Huemoeller, Sukianto Rusli
-
Patent number: 7385408Abstract: An apparatus and method which allows for testing a semiconductor device having contacts on multiple surfaces has a contactor assembly for holding a semiconductor device and for sending test signals from the test board to and from a first surface and a second surface of the semiconductor device. A latching device is removably coupled to the contactor assembly. The latching device is used to secure the semiconductor device to the contactor assembly and for sending test signals to and from the second surface of the semiconductor package to the contactor assembly.Type: GrantFiled: July 12, 2005Date of Patent: June 10, 2008Assignee: Amkor Technology, Inc.Inventors: Daniel R. Adney, Rodger E. Kells
-
Patent number: 7375975Abstract: In accordance with the present invention, there is provided multiple embodiments of a memory card, each embodiment including a case which is cooperatively engaged to a module comprising at least a printed circuit board having an electronic circuit device mounted thereto. In each embodiment of the present invention, the case is reinforced by a stiffener which effectively increases the mechanical strength of the fully fabricated memory card, thus providing the capability to withstand typical bending and twisting tests. The stiffener may be provided in any one of a plurality of different shapes or profiles, and may embedded within one or more of various locations within the case.Type: GrantFiled: October 31, 2005Date of Patent: May 20, 2008Assignee: Amkor Technology, Inc.Inventors: Sang Jae Jang, Chul Woo Park, Choon Heung Lee
-
Patent number: 7365006Abstract: A semiconductor package and substrate having multi-level plated vias provide a high density blind via solution at low incremental cost. Via are half-plated atop a circuit pattern and then a second via half is added to complete the via after isolation of elements of the circuit pattern. Successive resist pattern applications and etching are used to form a via tier atop a circuit pattern that is connected by a thin plane of metal. After the tier is deposited, the thin metal plane is etched to isolate the circuit pattern elements. Dielectric is then deposited and the top half of the via is deposited over the tier. The tier may have a larger or smaller diameter with respect to the other half of the via, so that the via halves may be properly registered. Tin plating may also be used to control the etching process to provide etching control.Type: GrantFiled: September 26, 2006Date of Patent: April 29, 2008Assignee: Amkor Technology, Inc.Inventors: Ronald Patrick Huemoeller, David Jon Hiner, Sukianto Rusli
-
Patent number: 7361533Abstract: A method of forming a stackable embedded leadframe package includes coupling an electronic component having bond pads to a substrate; coupling on the substrate a leadframe having a plurality of leads, each lead having a lower mounting portion; encapsulating the electronic component and partially encapsulating the leadframe; singulating each lead; forming via apertures through the substrate to expose the bond pads and the lower mounting portions; and filling the via apertures with an electrically conductive material to form vias electrically coupled to the bond pads and to the lower mounting portions. This permits stacking of electronic components in a small geometry.Type: GrantFiled: December 7, 2005Date of Patent: April 22, 2008Assignee: Amkor Technology, Inc.Inventors: Ronald Patrick Huemoeller, Sukianto Rusli, David Jon Hiner
-
Patent number: 7362038Abstract: A surface acoustic wave (SAW) device package and method for packaging a SAW device provide a surface excited device having a small footprint, low cost and streamlined manufacturing process. A substrate including a SAW active area on a first side is interconnected to external circuits and mechanically mounted via a plurality of metal pillars and an outer metal sealing wall. The sealing wall additionally provides protection from external environmental contamination and interference. The sealing wall may include a number of gaps to reduce stress due to differences in thermal expansion coefficients between the SAW substrate and the metal sealing wall and the gaps may be filled with a flexible sealant. The metal pillars may be round, square or other suitable shape and solder bump terminals may be added to the ends of the pillars and the bottom edge of the sealing wall.Type: GrantFiled: April 18, 2005Date of Patent: April 22, 2008Assignee: Amkor Technology, Inc.Inventors: Ho Cheol Jang, Choon Heung Lee, Seong Min Seo
-
Patent number: 7359204Abstract: A memory card including a module comprising at least a printed circuit board having an electronic circuit device mounted thereto and at least one I/O pad and at least one test pad disposed thereon. The module is inserted into a complementary cavity formed within a case of the memory card, such case generally defining the outer appearance of the memory card. The module is secured within the cavity of the case through the use of an adhesive. In each embodiment of the present invention, first and second covers are movably attached to a case for selectively covering or exposing the I/O pads and the test features/pads of the module of the memory card.Type: GrantFiled: February 15, 2006Date of Patent: April 15, 2008Assignee: Amkor Technology, Inc.Inventors: Sang Jae Jang, Chul Woo Park, Jong Woon Choi, Jae Dong Kim, Choon Heung Lee, Chang Deok Lee
-
Patent number: 7358174Abstract: A method of forming an electronic structure may include providing a substrate having a metal pad thereon. A conductive barrier layer may be formed on a first portion of the metal pad, and a second exposed portion of the metal pad may be free of the conductive barrier layer. In addition, an interconnection structure may be provided on the conductive barrier layer with the conductive barrier layer being between the interconnection structure and the metal pad. Moreover, the interconnection structure and the conductive barrier layer may include different materials. Related structures are also discussed.Type: GrantFiled: April 12, 2005Date of Patent: April 15, 2008Assignee: Amkor Technology, Inc.Inventor: J. Daniel Mis
-
Patent number: 7358600Abstract: A circuit module for use in a memory card. The circuit module comprises a base substrate including a plurality of contacts. Attached to the base substrate is a memory die, while attached to the memory die is an interposer having a plurality of terminals electrically connected to each other in a prescribed pattern. At least one of the terminals is electrically connected to at least one of the contacts. Attached to the interposer is a controller die, with the memory die and the controller die each being electrically connected to at least one of the terminals of the interposer.Type: GrantFiled: November 16, 2004Date of Patent: April 15, 2008Assignee: Amkor Technology, Inc.Inventors: Maximilien d'Estries, Stephen G. Shermer, Jeffrey A. Miks
-
Patent number: 7359579Abstract: Disclosed are an image sensor package and a method for manufacturing the same. A sealing portion is formed between an image sensor die and a glass substrate to completely isolate the sensing portion of the image sensor die from external environment. Electrically conductive bumps are formed outside of the sealing portion to electrically connect the image sensor die to the glass substrate. The image sensor die can be sealed by a cap while the image sensor die is connected to the glass substrate via the electrically conductive bumps.Type: GrantFiled: October 8, 2004Date of Patent: April 15, 2008Assignee: Amkor Technology, Inc.Inventors: Jong Sik Paek, Ho Cheol Jang, Seong Min Seo
-
Patent number: 7342303Abstract: A semiconductor device and method of manufacturing has a substrate having a plurality of metal layers. At least one metal layer is exposed on at least one side surface of the semiconductor device. A die is coupled to the substrate. A mold compound encapsulates the die and a top surface of the substrate. A conductive coating is applied to the mold compound and to at least one metal layer exposed on at least one side surface of the substrate.Type: GrantFiled: February 28, 2006Date of Patent: March 11, 2008Assignee: Amkor Technology, Inc.Inventors: Christopher J. Berry, Christopher M. Scanlan
-
Patent number: 7334326Abstract: A method for making an integrated circuit substrate having embedded passive components provides a reduced cost and compact package for a die and one or more passive components. An insulating layer of the substrate is embossed or laser-ablated to generate apertures for insertion of a paste forming the body of the passive component. A resistive paste is used to form resistors and a dielectric paste is used for forming capacitors. A capacitor plate may be deposited at a bottom of the aperture by using a doped substrate material and activating only the bottom wall of the aperture, enabling plating of the bottom wall without depositing conductive material on the side walls of the aperture. Vias may be formed to the bottom plate by using a disjoint structure and conductive paste technology. Connection to the passive components may be made by conductive paste-filled channels forming conductive patterns on the substrate.Type: GrantFiled: March 11, 2005Date of Patent: February 26, 2008Assignee: Amkor Technology, Inc.Inventors: Ronald Patrick Huemoeller, Sukitano Rusli
-
Patent number: 7335986Abstract: Disclosed is a wafer level chip scale package and a method for manufacturing the same. The wafer level chip scale package includes a semiconductor die having a first coating layer formed thereon; a redistribution layer formed on the first coating layer and connected to the bond pad; an electronic device placed on the first coating layer; a connection member for electrically connecting the electronic device and the redistribution layer; a conductive post formed on the redistribution layer with a predetermined thickness; a second coating layer for enclosing the first coating layer, the redistribution layer, the electronic device, the connection member, and the conductive post; and a solder ball thermally bonded to the conductive post while protruding to the exterior of the second coating layer. This construction makes it easy to manufacture stacked packages and chip scale packages in a wafer level.Type: GrantFiled: September 14, 2005Date of Patent: February 26, 2008Assignee: Amkor Technology, Inc.Inventors: Jong Sik Paek, Sung Su Park, Ho Cheol Jang, Jung Gi Jin
-
Patent number: 7332375Abstract: A method of making a package includes providing a metal leadframe having a die pad in a rectangular frame. Tabs extend from the frame toward the die pad. The die pad and tabs have side surfaces with reentrant portions and asperities. A die is attached to the die pad. The die is electrically connected to the tabs. An encapsulant is applied to the upper and side surfaces of the leadframe. Finally, the leadframe is cut in situ so that the die pad and tabs are severed from the frame, the sides of the package are formed, and the package is severed from the leadframe.Type: GrantFiled: August 14, 2006Date of Patent: February 19, 2008Assignee: Amkor Technology, Inc.Inventor: Thomas P. Glenn
-
Patent number: 7332712Abstract: An image sensor package includes an image sensor, a window, and a molding, where the molding includes a lens holder extension portion extending upwards from the window. The lens holder extension portion includes a female threaded aperture extending from the window such that the window is exposed through the aperture. A lens is supported in a threaded lens support. The threaded lens support is threaded into the aperture of the lens holder extension portion. The lens is readily adjusted relative to the image sensor by rotating the lens support.Type: GrantFiled: February 14, 2007Date of Patent: February 19, 2008Assignee: Amkor Technology, Inc.Inventor: Steven Webster
-
Patent number: 7322507Abstract: A transducer assembly and wire bonding method has a vibration unit for generating an ultrasonic wave. A body section is coupled to the vibration unit for transferring the ultrasonic wave. A tapered horn is coupled to the body section for transferring and concentrating the ultrasonic wave. A capillary is coupled to a front section of the horn. The capillary has a channel running the length thereof. A wire is inserted through the channel. A discharge device is coupled to the capillary for forming a ball on the wire for wire bonding.Type: GrantFiled: July 27, 2005Date of Patent: January 29, 2008Assignee: Amkor Technology, Inc.Inventors: Song Hak Kim, Jae Sung Kwak
-
Patent number: 7321162Abstract: A semiconductor package is disclosed that comprises a chip paddle and a semiconductor chip that has a plurality of bond pads. The semiconductor chip is located on an upper surface of the chip paddle. Leads are formed at intervals along the perimeter of the chip paddle. The leads are in electrical communication with the bond pads. The semiconductor chip, the chip paddle and the leads are encapsulated by an encapsulation material. The height of the semiconductor package of the invention is minimized by half etching the chip paddle to reduce the thickness of the chip paddle such that the thickness of the chip paddle is less than the thickness of the leads. Preferably, the chip paddle of the present invention is about 25-75% of the thickness of the leads.Type: GrantFiled: July 25, 2006Date of Patent: January 22, 2008Assignee: Amkor Technology, Inc.Inventors: Tae Heon Lee, Mu Hwan Seo
-
Patent number: 7317245Abstract: Disclosed is a method for manufacturing a semiconductor device substrate. A substrate having no bus line and lead-in line is efficiently manufactured. In a step needing an electroplating process, conductive film is temporarily attached to circuit patterns in order to electrically connect all circuit patterns. A plating is formed in desired regions of the circuit patterns with a predetermined thickness in an electroplating method. The conductive film is completely removed while the substrate is manufactured so that the circuit patterns are electrically independent of one another, and the resulting substrate has no bus line and lead-in line.Type: GrantFiled: April 7, 2006Date of Patent: January 8, 2008Assignee: Amkor Technology, Inc.Inventors: Kyu Won Lee, Chan Yok Park, Sang Hyun Ryu
-
Patent number: 7312103Abstract: A method for making an integrated circuit substrate having laser-embedded conductive patterns provides a high-density mounting and interconnect structure for integrated circuits. A dielectric material is injection-molded or laminated over a metal layer that is punched or etched. The metal layer can provide one or more power planes within the substrate. A laser is used to ablate channels on the surfaces of the outer dielectric layer for the conductive patterns. The conductive patterns are electroplated or paste screen-printed and an etchant-resistive material is applied. Finally, a plating material can be added to exposed surfaces of the conductive patterns. An integrated circuit die and external terminals can then be attached to the substrate, providing an integrated circuit having a high-density interconnect.Type: GrantFiled: December 22, 2004Date of Patent: December 25, 2007Assignee: Amkor Technology, Inc.Inventors: Ronald Patrick Huemoeller, Sukianto Rusli
-
Patent number: RE40112Abstract: Semiconductor packages having a thin structure capable of easily discharging heat from a semiconductor chip included therein, and methods for fabricating such semiconductor packages, are disclosed.Type: GrantFiled: April 14, 2004Date of Patent: February 26, 2008Assignee: Amkor Technology, Inc.Inventors: Won Sun Shin, Do Sung Chun, Sang Ho Lee, Seon Goo Lee, Vincent DiCaprio