Abstract: The system contains at least one basic block formed by a first multiplexer having an output is connected to a flag register memory, implemented as a LUT table. An output of a circuit for write permit to the memory is connected to the input of the write signal to the memory, which is further equipped with the clock signal input and the data input. The data output from the memory of each basic block is connected to a masking block relevant for the given basic block. The outputs of these masking blocks are connected to the inputs of the second multiplexer, while its output is the output of the system of flags. The input of the control signal for writing to the memory of each basic block is connected to the output of the demultiplexer and to the second input of the masking block for the given basic block.
Type:
Grant
Filed:
May 10, 2017
Date of Patent:
April 16, 2019
Assignees:
CESNET, ZAJMOVE SDRUZENI PRAVNICKYCH OSOB, CESKE VYSOKE UCENI TECHNICKE V PRAZE, FAKULTA INFORMACNICH TECHNOLOGII
Abstract: The system contains at least one basic block formed by a first multiplexer having an output is connected to a flag register memory, implemented as a LUT table. An output of a circuit for write permit to the memory is connected to the input of the write signal to the memory, which is further equipped with the clock signal input and the data input. The data output from the memory of each basic block is connected to a masking block relevant for the given basic block. The outputs of these masking blocks are connected to the inputs of the second multiplexer, while its output is the output of the system of flags. The input of the control signal for writing to the memory of each basic block is connected to the output of the demultiplexer and to the second input of the masking block for the given basic block.
Type:
Application
Filed:
May 10, 2017
Publication date:
November 16, 2017
Applicants:
CESNET, zajmove sdruzeni pravnickych osob, Ceske vysoke uceni technicke v Praze, Fakulta informacnich technologii