Patents Assigned to Crocus Technology
-
Publication number: 20120314488Abstract: A magnetic random access memory (MRAM) cell includes a storage layer, a sense layer, and a spacer layer between the storage layer and the sense layer. A field line is magnetically coupled to the MRAM cell to induce a magnetic field along a magnetic field axis, and at least one of the storage layer and the sense layer has a magnetic anisotropy axis that is tilted relative to the magnetic field axis. During a write operation, a storage magnetization direction is switchable between m directions to store data corresponding to one of m logic states, with m>2, where at least one of the m directions is aligned relative to the magnetic anisotropy axis, and at least another one of the m directions is aligned relative to the magnetic field axis. During a read operation, a sense magnetization direction is varied, relative to the storage magnetization direction, to determine the data stored by the storage layer.Type: ApplicationFiled: June 10, 2011Publication date: December 13, 2012Applicant: CROCUS TECHNOLOGY, INC.Inventors: Mourad El Baraji, Neal Berger
-
Publication number: 20120314487Abstract: A magnetic random access memory (“MRAM”) cell includes: (1) a first magnetic layer having a first magnetization direction and a magnetic anisotropy axis; (2) a second magnetic layer having a second magnetization direction; and (3) a spacer layer disposed between the first magnetic layer and the second magnetic layer. The MRAM cell also includes a field line magnetically coupled to the MRAM cell and configured to induce a write magnetic field along a magnetic field axis, and the magnetic anisotropy axis is tilted relative to the magnetic field axis. During a write operation, the first magnetization direction is switchable between m directions to store data corresponding to one of m logic states, with m>2, at least one of the m directions is aligned relative to the magnetic anisotropy axis, and at least another one of the m directions is aligned relative to the magnetic field axis.Type: ApplicationFiled: June 10, 2011Publication date: December 13, 2012Applicant: CROCUS TECHNOLOGY, INC.Inventors: Mourad El Baraji, Neal Berger, Lucien Lombard, Lucian Prejbeanu, Ricardo Alves Ferreira Costa E Sousa, Guillaume Prenat
-
Publication number: 20120300539Abstract: Method for writing and reading more than two data bits to a MRAM cell comprising a magnetic tunnel junction formed from a read magnetic layer having a read magnetization, and a storage layer comprising a first storage ferromagnetic layer having a first storage magnetization, a second storage ferromagnetic layer having a second storage magnetization; the method comprising: heating the magnetic tunnel junction above a high temperature threshold; and orienting the first storage magnetization at an angle with respect to the second storage magnetization such that the magnetic tunnel junction reaches a resistance state level determined by the orientation of the first storage magnetization relative to that of the read magnetization. The method allows for storing at least four distinct state levels in the MRAM cell using only one current line to generate a writing field.Type: ApplicationFiled: May 18, 2012Publication date: November 29, 2012Applicant: CROCUS-TECHNOLOGY SAInventors: Lucien Lombard, Ioan Lucian Prejbeanu
-
Publication number: 20120290773Abstract: Patching a read-only memory, including a program executable by a processor is performed with a MRAM-based CAM device connected to the address bus and comparing in the background the addresses requested by the processor with the elements of a vector of addresses. The match-in-place operation is done in parallel on all the elements of the vector and typically is performed in less than a clock cycle. If a match is found, the CAM device outputs a diversion address that's used to retrieve a substitution machine code element from a flash memory that is presented to the processor in lieu of the one addressed in the ROM. This patching scheme is totally transparent, has little overhead, and extreme granularity.Type: ApplicationFiled: May 10, 2012Publication date: November 15, 2012Applicant: CROCUS TECHNOLOGY SAInventor: David Naccache
-
Patent number: 8289765Abstract: A magnetic random access memory (MRAM) cell with a thermally assisted writing procedure comprising a magnetic tunnel junction formed from a magnetic storage layer, a reference layer, and an insulating layer inserted between the reference layer and the storage layer; and a first strap portion laterally connecting one end of the magnetic tunnel junction to a first selection transistor; wherein the cell further comprises a second strap portion extending opposite to the first strap portion and connecting laterally said one end of the magnetic tunnel junction to a second selection transistor, and in that said first and second strap portions being adapted for passing a portion of current via the first and second selection transistors. The disclosed cell has lower power consumption than conventional MRAM cells.Type: GrantFiled: February 19, 2010Date of Patent: October 16, 2012Assignee: Crocus Technology SAInventors: Virgile Javerliac, Erwan Gapihan, Mourad El Baraji
-
Publication number: 20120250391Abstract: The present disclosure concerns a MRAM cell comprising a first tunnel barrier layer comprised between a soft ferromagnetic layer having a free magnetization and a first hard ferromagnetic layer having a first storage magnetization; a second tunnel barrier layer comprised between the soft ferromagnetic layer and a second hard ferromagnetic layer having a second storage magnetization; the first storage magnetization being freely orientable at a first high predetermined temperature threshold and the second storage magnetization being freely orientable at a second predetermined high temperature threshold; the first high predetermined temperature threshold being higher than the second predetermined high temperature threshold. The MRAM cell can be used as a ternary content addressable memory (TCAM) and store up to three distinct state levels. The MRAM cell has a reduced size and can be made at low cost.Type: ApplicationFiled: March 27, 2012Publication date: October 4, 2012Applicant: CROCUS TECHNOLOGY SAInventor: Bertrand Cambou
-
Patent number: 8261367Abstract: Data, stored in MRAM-cells should be protected against misuse or read-out by unauthorized persons. The present invention provides an array of MRAM-cells provided with a security device for destroying data stored in the MRAM-cells when they are tampered with. This is achieved by placing a permanent magnet adjacent the MRAM-array in combination with a soft-magnetic flux-closing layer. As long as the soft-magnetic layer is present, the magnetic field lines from the permanent magnet are deviated and flow through this soft-magnetic layer. When somebody is tampering with the MRAM-array, e.g. by means of reverse engineering, and the flux-closing layer is removed, the flux is no longer deviated and affects the nearby MRAM-array, thus destroying the data stored in the MRAM-cells.Type: GrantFiled: February 19, 2010Date of Patent: September 4, 2012Assignee: Crocus Technology, Inc.Inventors: Kars-Michiel Hubert Lenssen, Robert Jochemsen
-
Patent number: 8228716Abstract: Magnetic element with thermally-assisted magnetic-field writing or thermally-assisted spin-transfer writing, comprising: a reference magnetic layer having a fixed direction magnetization; a storage magnetic layer exchange-pinned with an antiferromagnetic layer, wherein the magnetization direction of the storage layer can vary when said element can be heated to a temperature at least higher than a critical temperature of the antiferromagnetic layer; a tunnel barrier, provided between the reference layer and the storage layer; wherein the magnetic reference layer, and/or the magnetic storage layer includes at least one electrically-resistive thin layer for heating the magnetic element. The magnetic element disclosed herein has a voltage gain of typically 10 to 50% compared to conventional magnetic elements and shows a reduction of the stress induced during a writing operation as well as a reduction of the aging.Type: GrantFiled: August 31, 2010Date of Patent: July 24, 2012Assignee: Crocus Technology SAInventors: Jean-Pierre Nozières, Ioan Lucian Prejbeanu
-
Patent number: 8228703Abstract: A method for writing a magnetic random access memory-based ternary content addressable memory cell comprising a first magnetic tunnel junction being formed from a storage layer, a sense layer having a magnetization direction adjustable relative to the magnetization of the storage layer, and an insulating layer between the storage and sense layers; a sense line coupled with the storage layer; a first field line and a second field line, and the first field line being orthogonal to the second field line; comprising: providing a first write data to said storage layer via the second field line to store a first stored data with a high or low logic state; characterized in that, the method further comprises providing the first write data to said storage layer via the first field line to store the first stored data with a masked logic state.Type: GrantFiled: October 30, 2009Date of Patent: July 24, 2012Assignee: Crocus Technology SAInventors: Virgile Javerliac, Mourad El Baraji
-
Patent number: 8228702Abstract: The present disclosure concerns a magnetic random access memory-based ternary content addressable memory cell, comprising a first and second magnetic tunnel junction respectively connected to a first and second straps extending on each side of the first and second magnetic tunnel junctions, respectively; a first and second selection transistors, respectively connected to one extremity of the first and second straps; a first and second current lines; and a conductive line electrically connecting in series the first and second magnetic tunnel junctions at their ends opposed to the ones connecting the first and second straps. The cell disclosed herein has smaller size and can be advantageously used in memory devices having a high cell density array.Type: GrantFiled: June 23, 2010Date of Patent: July 24, 2012Assignee: Crocus Technology SAInventors: Virgile Javerliac, Mourad El Baraji
-
Publication number: 20120181642Abstract: The present disclosure concerns memory device comprising magnetic tunnel junction comprising a tunnel barrier layer between a first ferromagnetic layer having a first magnetization with a fixed orientation and a second ferromagnetic layer having a second magnetization being freely orientable, and a polarizing layer having a polarizing magnetization substantially perpendicular to the first and second magnetization; the first and second ferromagnetic layers being annealed such that a tunnel magnetoresistance of the magnetic tunnel junction is equal or greater than about 150%. Also disclosed is a method of forming the MRAM cell.Type: ApplicationFiled: January 12, 2012Publication date: July 19, 2012Applicant: CROCUS TECHNOLOGY SAInventors: Ioan Lucian Prejbeanu, Ricardo Sousa
-
Publication number: 20120181644Abstract: The present disclosure concerns a magnetic random access memory (MRAM) cell suitable for performing a thermally assisted write operation or a spin torque transfer (STT) based write operation, comprising a magnetic tunnel junction comprising a top electrode; a tunnel barrier layer comprised between a first ferromagnetic layer having a first magnetization direction, and a second ferromagnetic layer having a second magnetization direction adjustable with respect to the first magnetization direction; a front-end layer; and a magnetic or metallic layer on which the second ferromagnetic layer is deposited; the second ferromagnetic layer being comprised between the front-end layer and the tunnel barrier layer and having a thickness comprised between about 0.5 nm and about 2 nm, such that magnetic tunnel junction has a magnetoresistance larger than about 100%. The MRAM cell disclosed herein has lower power consumption compared to conventional MRAM cells.Type: ApplicationFiled: January 18, 2012Publication date: July 19, 2012Applicant: Crocus Technology SAInventors: Clarisse Ducruet, Céline Portemont, Ioan Lucian Prejbeanu
-
Patent number: 8218349Abstract: The present disclosures concerns a register cell comprising a differential amplifying portion containing a first inverter coupled to a second inverter such as to form an unbalanced flip-flop circuit; a first and second bit line connected to one end of the first and second inverter, respectively; and a first and second source line connected to the other end of the first and second inverter, respectively; characterized by the register cell further comprising a first and second magnetic tunnel junction electrically connected to the other end of the first and second inverter, respectively. The shift register disclosed herein can be made smaller than conventional shift registers and power consumption during the write and read operation of the shift registers can be low. The shift register disclosed herein can be made smaller than conventional shift registers and power consumption during the write and read operation of the shift registers can be low.Type: GrantFiled: May 21, 2010Date of Patent: July 10, 2012Assignee: Crocus Technology SAInventors: Neal Berger, Mourad El Baraji
-
Publication number: 20120155159Abstract: A magnetic random access memory (MRAM) cell including a magnetic tunnel junction including a tunnel barrier layer between a first magnetic layer having a first magnetization direction, and a second magnetic layer having a second adjustable magnetization to vary a junction resistance of the magnetic tunnel junction from a first to a second junction resistance level; said magnetic tunnel junction further including a switching resistant element electrically connected to the magnetic tunnel junction and having a switching resistance switchable from a first to a second switching resistance level when a switching current is passed through the switching resistant element, such that a resistance of the MRAM cell can have at least four different cell resistance levels depending of the resistance level of the junction resistance and the switching resistance. The disclosed MRAM cell achieves improved read margin and allows for writing at least four different cell resistance levels.Type: ApplicationFiled: December 15, 2011Publication date: June 21, 2012Applicant: CROCUS TECHNOLOGY SAInventor: Ioan Lucian Prejbeanu
-
Publication number: 20120143554Abstract: A check engine includes a plurality of comparators, each including a plurality of flash cells, where each of the plurality of comparators is configured to store at least one reference bit included in a set of reference bits, and includes an input for presenting at least one target bit included in a set of target bits. Each of the plurality of comparators is configured to produce an output representing a level of matching between the at least one target bit and the at least one reference bit. The check engine is configured such that the outputs of the plurality of comparators are combined to produce a combined output. The check engine is configured to determine that the set of target bits matches the set of reference bits based on the combined output of the plurality of comparators.Type: ApplicationFiled: December 1, 2011Publication date: June 7, 2012Applicant: CROCUS TECHNOLOGY, INC.Inventors: Bertrand F. Cambou, Neal Berger, Mourad El Baraji
-
Publication number: 20120143889Abstract: A check engine includes a plurality of comparators each including a first directional characteristic aligned to store at least one reference bit included in a set of reference bits, and a second directional characteristic aligned to present at least one target bit included in a set of target bits. Each of the plurality of comparators is configured to produce an output representing a level of matching between the at least one target bit and the at least one reference bit, based on a relative alignment between the first directional characteristic and the second directional characteristic. The check engine is configured such that the outputs of the plurality of comparators are combined to produce a combined output. The check engine is configured to determine that the set of target bits matches the set of reference bits based on the combined output of the plurality of comparators.Type: ApplicationFiled: December 1, 2011Publication date: June 7, 2012Applicant: CROCUS TECHNOLOGY, INC.Inventors: Bertrand F. Cambou, Neal Berger, Mourad El Baraji
-
Publication number: 20120120720Abstract: The present disclosure concerns a multilevel magnetic element comprising a first tunnel barrier layer between a soft ferromagnetic layer having a magnetization that can be freely aligned and a first hard ferromagnetic layer having a magnetization that is fixed at a first high temperature threshold and freely alignable at a first low temperature threshold. The magnetic element further comprises a second tunnel barrier layer and a second hard ferromagnetic layer having a magnetization that is fixed at a second high temperature threshold and freely alignable at a first low temperature threshold; the soft ferromagnetic layer being comprised between the first and second tunnel barrier layers. The magnetic element disclosed herein allows for writing four distinct levels using only a single current line.Type: ApplicationFiled: October 26, 2011Publication date: May 17, 2012Applicant: CROCUS TECHNOLOGY SAInventor: Bertrand Cambou
-
Publication number: 20120106245Abstract: The present disclosure concerns a magnetic memory element suitable for a thermally-assisted switching write operation, comprising a current line in electrical communication with one end of a magnetic tunnel junction, the magnetic tunnel junction comprising: a first ferromagnetic layer having a fixed magnetization; a second ferromagnetic layer having a magnetization that can be freely aligned at a predetermined high temperature threshold; and a tunnel barrier provided between the first and second ferromagnetic layer; the current line being adapted to pass a heating current through the magnetic tunnel junction during the write operation; wherein said magnetic tunnel junction further comprises at least one heating element being adapted to generate heat when the heating current is passed through the magnetic tunnel junction; and a thermal barrier in series with said at least one heating element, said thermal barrier being adapted to confine the heat generated by said at least one heating element within the magnetType: ApplicationFiled: October 26, 2011Publication date: May 3, 2012Applicant: CROCUS TECHNOLOGY SAInventors: Kenneth Mackay, Ioan Lucian Prejbeanu
-
Patent number: 8169815Abstract: Magnetic random access memory (MRAM) cell with a thermally assisted switching writing procedure and methods for manufacturing and using same. The MRAM cell includes a magnetic tunnel junction that has at least a first magnetic layer, a second magnetic layer, and an insulating layer disposed between the first and a second magnetic layers. The MRAM cell further includes a select transistor and a current line electrically connected to the junction. The current line advantageously can support a plurality of MRAM operational functions. The current line can fulfill a first function for passing a first portion of current for heating the junction and a second function for passing a second portion of current in order to switch the magnetization of the first magnetic layer.Type: GrantFiled: April 6, 2009Date of Patent: May 1, 2012Assignee: Crocus Technology S.A.Inventors: Virgile Javerliac, Neal Berger
-
Patent number: 8102703Abstract: A magnetic tunnel junction, including a reference layer having a fixed magnetization direction, a first storage layer having a magnetization direction that is adjustable relative to the magnetization direction of the reference layer by passing a write current through said magnetic tunnel junction, and an insulating layer disposed between said reference layer and first storage layer; characterized in that the magnetic tunnel junction further comprises a polarizing device to polarize the spins of the write current oriented perpendicular with the magnetization direction of the reference layer; and wherein said first storage layer has a damping constant above 0.02. A magnetic memory device formed by assembling an array of the magnetic tunnel junction can be fabricated resulting in lower power consumption.Type: GrantFiled: July 14, 2009Date of Patent: January 24, 2012Assignee: Crocus TechnologyInventors: Jean-Pierre Nozières, Bernard Dieny