Patents Assigned to DPAC Technologies Corp.
  • Patent number: 6660561
    Abstract: A stackable integrated circuit chip package comprising a carrier and a flex circuit. The flex circuit itself comprises a flexible substrate having opposed top and bottom surfaces, and a conductive pattern which is disposed on the substrate. The chip package further comprises an integrated circuit chip which is electrically connected to the conductive pattern. The substrate is wrapped about and attached to at least a portion of the carrier such that the conductive pattern defines first and second portions which are each electrically connectable to another stackable integrated circuit chip package. The carrier is sized and configured to be releasably attachable to the carrier of at least one other identically configured stackable integrated circuit chip package in a manner wherein the chip packages, when attached to each other, are maintained in registry along first and second axes which are generally co-planar and extend in generally perpendicular relation to each other.
    Type: Grant
    Filed: July 24, 2002
    Date of Patent: December 9, 2003
    Assignee: DPAC Technologies Corp.
    Inventors: John A. Forthun, Mark G. Gordon
  • Patent number: 6573461
    Abstract: A retaining ring interconnect. A retaining ring is formed on a perimeter of a pad on each of two adjoining surfaces of two PCB substrates. A conductive paste is applied between the pads on the two adjoining surfaces. The retaining rings are aligned and facing with each other. By performing a heat compression process, the retaining rings are connected to encompass the conductive paste. A eutectic bond is thus formed to bond the two PCB substrates.
    Type: Grant
    Filed: September 20, 2001
    Date of Patent: June 3, 2003
    Assignee: DPAC Technologies Corp
    Inventors: Glen E. Roeters, Frank E. Mantz
  • Patent number: 6573460
    Abstract: A post in ring interconnect used for 3-D stacking. A retaining ring is formed on a pad on a bottom surface of a top PCB substrate to be stacked with a bottom PCB substrate. A post is formed on a pad on a top surface of the bottom PCB substrate. A conductive paste is applied on the pad on the bottom surface of the top PCB substrate and retained in a pocket partially defined by the retaining ring. The retaining ring is aligned with the post. By performing a compression step, a eutectic bond is formed between the top and bottom PCB substrates by the post and the conductive paste.
    Type: Grant
    Filed: September 20, 2001
    Date of Patent: June 3, 2003
    Assignee: DPAC Technologies Corp
    Inventors: Glen E. Roeters, Frank E. Mantz
  • Patent number: 6566746
    Abstract: A chip stack comprising at least one base layer including a base substrate having a first conductive pattern disposed thereon. The chip stack further comprises at least one interconnect frame having a second conductive pattern disposed thereon which is electrically connected to the first conductive pattern of the base layer. Also included in the chip stack are at least two integrated circuit chip packages. The integrated circuit chip packages may each be electrically connected to the first conductive pattern of the base layer such that one of the integrated circuit chip packages is at least partially circumvented by the interconnect frame.
    Type: Grant
    Filed: December 14, 2001
    Date of Patent: May 20, 2003
    Assignee: DPAC Technologies, Corp.
    Inventors: Harlan R. Isaak, Andrew C. Ross, Glen E. Roeters
  • Patent number: 6514793
    Abstract: A stackable flex circuit IC package includes a flex circuit comprised of a flexible base with a conductive pattern thereon, and wrapped around at least one end portion of a frame so as to expose the conductive pattern to the edge portion. An IC device is mounted within a central aperture in the frame, and is electrically coupled to the conductive pattern. The IC device is sealed in place within the frame with epoxy. A stack of the IC packages is assembled by disposing a conductive epoxy of anisotropic material between the conductive patterns at the edge portions of adjacent IC packages. Application of pressure in a vertical or Z-axis direction between adjacent IC packages completes electrical connections between the individual conductors of the conductive patterns of adjacent IC packages to interconnect the IC packages of the stack, while at the same time maintaining electrical isolation between adjacent conductors within each of the conductive patterns.
    Type: Grant
    Filed: June 25, 2001
    Date of Patent: February 4, 2003
    Assignee: DPAC Technologies Corp.
    Inventor: Harlan R. Isaak