Patents Assigned to EpiGaN NV
  • Patent number: 9991346
    Abstract: A semiconductor structure includes a buffer layer stack comprising a plurality of III-V material layers, and the buffer layer stack includes at least one layered substructure. Each layered substructure comprises a compressive stress inducing structure between a respective first buffer layer and a respective second buffer layer positioned higher in the buffer layer stack than the respective first buffer layer. A lower surface of the respective second buffer layer has a lower Al content than an upper surface of the respective first buffer layer. An active semiconductor layer of the III-V type is provided on the buffer layer stack. The surface of the respective relaxation layers is sufficiently rough to inhibit the relaxation of the respective second buffer layer, and comprises a Root Mean Square (RMS) roughness larger than 1 nm. A method is provided for producing the semiconductor structure.
    Type: Grant
    Filed: July 22, 2015
    Date of Patent: June 5, 2018
    Assignee: EPIGAN NV
    Inventors: Joff Derluyn, Stefan Degroote
  • Patent number: 9847412
    Abstract: A device comprising a III-N layer stack featuring a two-dimensional electron gas is disclosed, comprising: —a III-N layer; —a AI-III-N layer on top of the III-N layer; —a passivation layer on top of said AI-III-N layer, the passivation layer comprising Silicon Nitride (SiN); wherein said passivation layer comprises a fully crystalline sub layer at the AI-III-N interface and at least part of the fully crystalline sub layer comprises Al and/or B; and associated methods for manufacturing the device.
    Type: Grant
    Filed: October 12, 2012
    Date of Patent: December 19, 2017
    Assignee: EpiGaN nv
    Inventors: Joff Derluyn, Stefan Degroote, Marianne Germain
  • Patent number: 9748331
    Abstract: Disclosed are methods of growing III-V epitaxial layers on a substrate, semiconductor structures thus obtained, and devices comprising such semiconductor structures. An example semiconductor substrate includes a substrate and a buffer layer on top of the substrate, where a conductive path is present between the substrate and buffer layer. A conductive path may be present in the conductive interface, and the conductive path may be interrupted by one or more local electrical isolations. The local electrical isolation(s) may be positioned with the device such that at least one of the local electrical isolation(s) is located between a high voltage terminal and a low voltage terminal of the device.
    Type: Grant
    Filed: December 10, 2015
    Date of Patent: August 29, 2017
    Assignee: EpiGaN NV
    Inventors: Joff Derluyn, Stefan Degroote, Marianne Germain
  • Patent number: 9543424
    Abstract: Disclosed are methods of growing III-V epitaxial layers on a substrate, a semiconductor structure comprising a substrate, a device comprising such a semiconductor structure, and an electronic circuit. Group III-nitride devices, such as, for example, high-electron-mobility transistors, may include a two-dimensional electron gas (2DEG) between two active layers. For example, the 2DEG may be between a GaN layer and a AlGaN layer. These transistors may work in depletion-mode operation, which means the channel has to be depleted to turn the transistor off. For certain applications, such as, for example, power switching or integrated logic, negative polarity gate supply is undesired. Transistors may then work in enhancement mode (E-mode).
    Type: Grant
    Filed: July 6, 2012
    Date of Patent: January 10, 2017
    Assignee: EpiGaN NV
    Inventors: Joff Derluyn, Stefan Degroote, Marianne Germain
  • Publication number: 20160099309
    Abstract: Disclosed are methods of growing III-V epitaxial layers on a substrate, semiconductor structures thus obtained, and devices comprising such semiconductor structures. An example semiconductor substrate includes a substrate and a buffer layer on top of the substrate, where a conductive path is present between the substrate and buffer layer. A conductive path may be present in the conductive interface, and the conductive path may be interrupted by one or more local electrical isolations. The local electrical isolation(s) may be positioned with the device such that at least one of the local electrical isolation(s) is located between a high voltage terminal and a low voltage terminal of the device.
    Type: Application
    Filed: December 10, 2015
    Publication date: April 7, 2016
    Applicant: EpiGaN NV
    Inventors: Joff Derluyn, Stefan Degroote, Marianne Germain
  • Patent number: 9230803
    Abstract: Disclosed are methods of growing III-V epitaxial layers on a substrate, semiconductor structures thus obtained, and devices comprising such semiconductor structures. An example semiconductor substrate includes a substrate and a buffer layer on top of the substrate, where a conductive path is present between the substrate and buffer layer. A conductive path may be present in the conductive interface, and the conductive path may be interrupted by one or more local electrical isolations. The local electrical isolation(s) may be positioned with the device such that at least one of the local electrical isolation(s) is located between a high voltage terminal and a low voltage terminal of the device.
    Type: Grant
    Filed: July 6, 2012
    Date of Patent: January 5, 2016
    Assignee: Epigan NV
    Inventors: Joff Derluyn, Stefan Degroote, Marianne Germain
  • Publication number: 20150008444
    Abstract: A device comprising a III-N layer stack featuring a two-dimensional electron gas is disclosed, comprising: a III-N layer; a AI-III-N layer on top of the III-N layer; a passivation layer on top of said AI-III-N layer, the passivation layer comprising Silicon Nitride (SiN); wherein said passivation layer comprises a fully crystalline sub layer at the AI-III-N interface and at least part of the fully crystalline sub layer comprises Al and/or B; and associated methods for manufacturing the device.
    Type: Application
    Filed: October 12, 2012
    Publication date: January 8, 2015
    Applicant: EPIGAN NV
    Inventors: Joff Derluyn, Stefan Degroote, Marianne Germain
  • Publication number: 20140167114
    Abstract: Disclosed are methods of growing III-V epitaxial layers on a substrate, semiconductor structures thus obtained, and devices comprising such semiconductor structures. An example semiconductor substrate includes a substrate and a buffer layer on top of the substrate, where a conductive path is present between the substrate and buffer layer. A conductive path may be present in the conductive interface, and the conductive path may be interrupted by one or more local electrical isolations. The local electrical isolation(s) may be positioned with the device such that at least one of the local electrical isolation(s) is located between a high voltage terminal and a low voltage terminal of the device.
    Type: Application
    Filed: July 6, 2012
    Publication date: June 19, 2014
    Applicant: EpiGaN NV
    Inventors: Joff Derluyn, Stefan Degroote, Marianne Germain
  • Publication number: 20140159119
    Abstract: Disclosed are methods of growing III-V epitaxial layers on a substrate, a semiconductor structure comprising a substrate, a device comprising such a semiconductor structure, and an electronic circuit. Group III-nitride devices, such as, for example, high-electron-mobility transistors, may include a two-dimensional electron gas (2DEG) between two active layers. For example, the 2DEG may be between a GaN layer and a AlGaN layer. These transistors may work in depletion-mode operation, which means the channel has to be depleted to turn the transistor off. For certain applications, such as, for example, power switching or integrated logic, negative polarity gate supply is undesired. Transistors may then work in enhancement mode (E-mode).
    Type: Application
    Filed: July 6, 2012
    Publication date: June 12, 2014
    Applicant: EpiGaN NV
    Inventors: Joff Derluyn, Stefan Degroote, Marianne Germain