Patents Assigned to Fujitsu AMD Semiconductor Limited (FASL)
  • Patent number: 7679194
    Abstract: Disclosed is a method of fabricating a semiconductor memory device including the step of irradiating ultraviolet rays on a metal interconnection at a bonding pad part, so that the metal interconnection can be prevented from being corroded because of a corrodent element in the process of erasing charges stored in a charge storage part. An oxide coating film is formed on the surface of the metal interconnection at the bonding pad part, and ultraviolet rays are irradiated onto the oxide coating film for erasing of charges from the floating gate.
    Type: Grant
    Filed: April 10, 2007
    Date of Patent: March 16, 2010
    Assignee: Fujitsu AMD Semiconductor Limited
    Inventors: Tatsuya Hashimoto, Toshiyuki Maenosono, Taji Togawa, Takayuki Enda, Hideo Takagi
  • Publication number: 20070187833
    Abstract: Disclosed is a method of fabricating a semiconductor memory device including the step of irradiating ultraviolet rays on a metal interconnection at a bonding pad part, so that the metal interconnection can be prevented from being corroded because of a corrodent element in the process of erasing charges stored in a charge storage part. An oxide coating film is formed on the surface of the metal interconnection at the bonding pad part, and ultraviolet rays are irradiated onto the oxide coating film for erasing of charges from the floating gate.
    Type: Application
    Filed: April 10, 2007
    Publication date: August 16, 2007
    Applicant: Fujitsu Amd Semiconductor Limited
    Inventors: Tatsuya Hashimoto, Toshiyuki Maenosono, Taji Togawa, Takayuki Enda, Hideo Takagi
  • Patent number: 7098147
    Abstract: After a lower silicon oxide film is formed on a silicon region, a silicon film is formed on the lower silicon oxide film by, for example, a thermal CVD method. Subsequently, the silicon film is completely nitrided by a plasma nitriding method to be replaced by a silicon nitride film. Subsequently, a surface layer of the silicon nitride film is oxidized by a plasma oxidizing method to be replaced by an upper silicon oxide film. An ONO film as a multilayered insulating film composed of the lower silicon oxide film, the silicon nitride film, and the upper silicon oxide film is formed.
    Type: Grant
    Filed: August 20, 2003
    Date of Patent: August 29, 2006
    Assignee: Fujitsu Amd Semiconductor Limited
    Inventors: Hiroyuki Nansei, Manabu Nakamura, Kentaro Sera, Masahiko Higashi, Yukihiro Utsuno, Hideo Takagi, Tatsuya Kajita
  • Publication number: 20050006672
    Abstract: Disclosed is a method of fabricating a semiconductor memory device including the step of irradiating ultraviolet rays on a metal interconnection at a bonding pad part, so that the metal interconnection can be prevented from being corroded because of a corrodent element in the process of erasing charges stored in a charge storage part. An oxide coating film is formed on the surface of the metal interconnection at the bonding pad part, and ultraviolet rays are irradiated onto the oxide coating film for erasing of charges from the floating gate.
    Type: Application
    Filed: August 12, 2004
    Publication date: January 13, 2005
    Applicant: Fujitsu AMD Semiconductor Limited
    Inventors: Tatsuya Hashimoto, Toshiyuki Maenosono, Taiji Togawa, Takayuki Enda, Hideo Takagi
  • Patent number: 6794248
    Abstract: Disclosed is a method of fabricating a semiconductor memory device including the step of irradiating ultraviolet rays on a metal interconnection at a bonding pad part, so that the metal interconnection can be prevented from being corroded because of a corrodent element in the process of erasing charges stored in a charge storage part. An oxide coating film is formed on the surface of the metal interconnection at the bonding pad part, and ultraviolet rays are irradiated onto the oxide coating film for erasing of charges from the floating gate.
    Type: Grant
    Filed: October 25, 2002
    Date of Patent: September 21, 2004
    Assignee: Fujitsu Amd Semiconductor Limited
    Inventors: Tatsuya Hashimoto, Toshiyuki Maenosono, Taiji Togawa, Takayuki Enda, Hideo Takagi
  • Patent number: 6670616
    Abstract: Irradiation lamps of an ultraviolet-light irradiation apparatus are uniformly cooled to achieve an appropriate temperature of the walls of the lamps and the ultraviolet light emitted from the lamps is efficiently reflected toward an object to be irradiated so that the ultraviolet light is efficiently irradiated onto the object to be irradiated. A plurality of low-pressure mercury lamps are arranged in parallel. A reflective mirror is arranged above the low-pressure mercury lamps so as to reflect the ultraviolet light emitted by the low-pressure mercury lamps. An exhaust passage defined by the reflective mirror suctions air around the low-pressure mercury lamps and exhausts the suctioned air to outside. The reflective mirror has a plurality of openings arranged along a longitudinal direction of the low-pressure mercury lamps, and a part of the openings has a size different from a size of other parts of the openings.
    Type: Grant
    Filed: March 22, 2002
    Date of Patent: December 30, 2003
    Assignee: Fujitsu AMD Semiconductor Limited
    Inventor: Kenji Kikuchi
  • Patent number: 6232663
    Abstract: A semiconductor device and a method of fabricating thereof, including an insulator layer having alternately layered insulator films and boundary layers, wherein the boundary layers are more dense than the insulator films to prevent expansion and elongation of string-like defects across the boundary layers. The method includes mixing a nitrogen containing gas and a silane group gas to form an insulator film; temporarily stopping a flow of the silane group gas for approximately one to fifteen seconds to form a boundary layer over the insulator film; restarting the flow of the silane group gas; and repeating the steps of temporarily stopping and restarting for a predetermined number of times to form the plurality of alternately layered insulator films and boundary layers. The plurality of alternately layered insulator films and boundary layers is also etched at an etching rate for the insulator films greater than an etching rate for the boundary layers to form a step-shaped sloped opening.
    Type: Grant
    Filed: August 1, 1997
    Date of Patent: May 15, 2001
    Assignees: Fujitsu Limited, Advanced Micro Devices, Inc., Fujitsu AMD, Semiconductor Limited
    Inventors: Toshio Taniguchi, Kenji Nukui, Ibrahim Burki, Richard Huang, Simon Chan, Kazunori Imaoka, Kazutoshi Mochizuki
  • Patent number: 6187640
    Abstract: In a method of manufacturing a semiconductor device, there are comprised the steps of forming an oxidation preventing layer on a surface of a semiconductor substrate, forming first window in the oxidation preventing layer, placing the semiconductor substrate in a first atmosphere in which an oxygen gas and a first amount of a chlorine gas are supplied through and then heating the semiconductor substrate at a first temperature such that a first selective oxide film is to grown by thermally oxidizing the surface of the semiconductor substrate exposed from the first window, forming a second window by patterning the oxidation preventing layer, and placing the semiconductor substrate in a second atmosphere in which the oxygen gas and a second amount, which is larger than the first amount, of the chlorine gas are supplied through and then heating the semiconductor substrate at a second temperature such that a second selective oxide film is formed and that a thickness of the first selective oxide film formed below t
    Type: Grant
    Filed: November 17, 1998
    Date of Patent: February 13, 2001
    Assignees: Fujitsu Limited, Advanced Micro Devices, Inc., Fujitsu Amd Semiconductor Limited
    Inventors: Hiroyuki Shimada, Masaaki Higashitani, Hideo Kurihara, Hideki Komori, Satoshi Takahashi
  • Patent number: 6177312
    Abstract: This invention relates to a method for removing contaminate nitrogen from the peripheral gate region of a non-volatile memory device during production of said device, wherein at least some of the contaminate nitrogen has formed a bond with the surface of the silicon substrate in contact with the gate oxide layer in said gate region, said method comprising: contacting said gate oxide layer and contaminate nitrogen with a gas comprising ozone at a temperature of about 850° C. to about 950° C. for an effective period of time to break said bond; and removing said gate oxide layer and contaminate nitrogen from said surface of said silicon substrate.
    Type: Grant
    Filed: March 26, 1998
    Date of Patent: January 23, 2001
    Assignees: Advanced Micro Devices, Inc., Fujitsu, Ltd., Fujitsu AMD Semiconductor Limited (FASL)
    Inventors: Yuesong He, John Jianshi Wang, Toru Ishigaki, Kent Kuohua Chang, Effiong Ibok
  • Patent number: 6057193
    Abstract: A method (200) of forming a NAND type flash memory device includes the steps of forming an oxide layer (202) over a substrate (102) and forming a first conductive layer (106) over the oxide layer. The first conductive layer (106) is etched to form a gate structure (107) in a select gate transistor region (105) and a floating gate structure (106a, 106b) in a memory cell region (111). A first insulating layer (110) is then formed over the memory cell region (111) and a second conductive layer (112, 118) is formed over the first insulating layer (110). A word line (122) is patterned in the memory cell region (111) to form a control gate region and source and drain regions (130, 132) are formed in the substrate (102) in a region adjacent the word line (122) and in a region adjacent the gate structure (107).
    Type: Grant
    Filed: April 16, 1998
    Date of Patent: May 2, 2000
    Assignees: Advanced Micro Devices, Inc., Fujitsu Limited, Fujitsu AMD Semiconductor Limited
    Inventors: John Jianshi Wang, Hao Fang, Masaaki Higashitani
  • Patent number: 5907781
    Abstract: A method of forming a contact in a flash memory device utilizes a local interconnect process technique. The local interconnect process technique allows the contact to butt against or overlap a stacked gate associated with the memory cell. The contact can include tungsten. The stacked gate is covered by a barrier layer which also covers the insulative spacers.
    Type: Grant
    Filed: March 27, 1998
    Date of Patent: May 25, 1999
    Assignees: Advanced Micro Devices, Inc., Fujitsu Limited, Fujitsu AMD Semiconductor Limited
    Inventors: Hung-Sheng Chen, Unsoon Kim, Yu Sun, Chi Chang, Mark Ramsbey, Mark Randolph, Tatsuya Kajita, Angela Hui, Fei Wang, Mark Chang