Patents Assigned to Fujitsu Microcomputer Systems Limited
  • Patent number: 5655114
    Abstract: A data processing device contains art execution circuit and a data buffer circuit which stores one or more commands and/or one or more parameters which are prefetched, until each of the commands and parameters is read out by the execution circuit. The execution circuit inputs the oldest command stored in the data buffer circuit when an execution of a preceding command is completed, inputs one or more parameters stored in the data buffer circuit when the command input therein requests the parameters, and executes the command input therein, using the parameters when the parameters are input therein. The device further contains a circuit for detecting whether or not there is enough vacant space in the data buffer circuit in which a further command and/or a parameter can be stored, and another circuit for detecting a state of the data buffer circuit in which state the data buffer circuit does not store data including a command and/or a parameter, which is necessary for a next operation in the execution circuit.
    Type: Grant
    Filed: May 30, 1995
    Date of Patent: August 5, 1997
    Assignees: Fujitsu Limited, Fujitsu Microcomputer Systems Limited
    Inventors: Takayoshi Taniai, Hajime Sato, Hidetoshi Shimura, Tadashi Saitoh, Shinji Oyamada
  • Patent number: 5146595
    Abstract: A grouping device comprises a register table and a grouping unit the register table having m registers corresponding to m groups, each register including an n-bits data storing portion corresponding to the n input signals, for registering relationships between the n input signals and the m groups, the grouping unit receiving grouping signals output from the register table and the n input signals, for selecting one group from the m groups for each input signal and grouping each input signal into the selected group in accordance with the register table. Therefore, the register access time is shortened and the confirmation of the contents of the register by the CPU is made easier.
    Type: Grant
    Filed: November 7, 1988
    Date of Patent: September 8, 1992
    Assignees: Fujitsu Limited, Fujitsu Microcomputer System Limited
    Inventors: Hiroyuki Fujiyama, Kouichi Kuroiwa, Shinji Nishikawa, Hidetoshi Shimura, Shinji Oyamada
  • Patent number: 5119487
    Abstract: A direct memory access controller coupled to a system bus for controlling a data transfer by a direct memory access comprises an internal bus, a data handler coupled to the system data bus and the internal bus for controlling an exchange of data between the system bus and the internal bus, a microsequencer which controls by microprograms parts of the direct memory access controller in units of one system clock cycle during one present transfer cycle, and a programmable logic array part supplied with a transfer request, a transfer mode information and at least portions of a transfer address and a byte count. The programmable logic array part is coupled to the internal bus and outputs control information required during a next transfer cycle during one transfer cycle which corresponds to a predetermined number of system clock cycles.
    Type: Grant
    Filed: February 7, 1989
    Date of Patent: June 2, 1992
    Assignees: Fujitsu Limited, Fujitsu Microcomputer Systems Limited
    Inventors: Takayoshi Taniai, Yasuhiro Tanaka, Tadashi Saitoh
  • Patent number: 5119496
    Abstract: An interrupt processing method and an interrupt processing apparatus provides an end indicative information storing unit for storing an end indicative information of a daisy chain for at least one of a plurality peripheral units, the peripheral unit receiving the indicative information when the peripheral unit receives an acknowledge signal but does not output a request signal, and the peripheral unit outputs a specific chain end state signal to the central processing unit, so that the central processing unit is returned from a response waiting state. Therefore, when an error request signal is produced by noise, etc., delay at a central processing unit is reduced. Further, the daisy chain connection is cut at an optional portion and a request signal from an irrevelant peripheral unit is ignored, so that the efficiency of the processing is improved.
    Type: Grant
    Filed: December 12, 1988
    Date of Patent: June 2, 1992
    Assignees: Fujitsu Limited, Fujitsu Microcomputer Systems Limited
    Inventors: Sinji Nishikawa, Hiroyuki Fujiyama, Kouichi Kuroiwa, Shinji Oyamada, Hidetoshi Shimura
  • Patent number: 5060054
    Abstract: A device for controlling a color video display which includes ladder resistor units having a plurality of taps; a clock signal generating unit for generating four-phase clock signals having the same frequency as the frequency of a sub-carrier from a clock signal having a frequency which is four times the frequency of the sub-carrier, and a color signal generating unit for receiving data corresponding to colors to be displayed and for generating color signals, by successively selecting taps of the ladder resistor units corresponding to the colors to be displayed, in synchronization with the four-phase clock signals. The generation of color signals having a precise phase angle relationships are ensured by this device.
    Type: Grant
    Filed: December 1, 1988
    Date of Patent: October 22, 1991
    Assignees: Fujitsu Limited, Fujitsu Microcomputer Systems Limited
    Inventors: Joji Murakami, Minoru Wano
  • Patent number: 5056011
    Abstract: A direct memory access (DMA) controller is adaptable to control a DMA which is independently made in a plurality of channels of a data processing apparatus, where the plurality of channels have predetermined priority sequences and the DMA controller includes a bus and terminal controller coupled to a system bus for obtaining a right to use the system bus responsive to a transfer request, an interrupt and slave controller coupled to the system bus for controlling an interrupt which is made to a central processing unit (CPU) when a data transfer ends for each of the plurality of channels and for controlling an access from the CPU, and an operation determination part for determining an operation of the DMA controller depending on the transfer request, whether or not the bus and terminal controller obtained the right to use the system bus and whether or not the access is made from the CPU.
    Type: Grant
    Filed: March 8, 1989
    Date of Patent: October 8, 1991
    Assignees: Fujitsu Limited, Fujitsu Microcomputer Systems Limited
    Inventors: Akihiro Yoshitake, Hideyuki Iino, Hidenori Hida
  • Patent number: 5033017
    Abstract: A programmable logic array includes a programmable logic array being precharged and discharged in synchronism with a clock signal supplied thereto and outputting an operation result with respect to input data supplied thereto. The programmable logic array also includes a circuit connected to the programmable logic array, for holding the programmable logic array in a precharged state by setting the clock signal to a fixed level when the programmable logic array is not selected and for switching the programmable logic array to a discharged state by supplying the clock signal the programmable logic array when the programmable logic array is selected, so that the programmable logic array is discharged on the basis of the contents of the input data when selected.
    Type: Grant
    Filed: April 6, 1989
    Date of Patent: July 16, 1991
    Assignees: Fujitsu Limited, Fujitsu Microcomputer Systems Limited
    Inventors: Takayoshi Taniai, Tadashi Saitoh, Yasuhiro Tanaka
  • Patent number: 5018098
    Abstract: A data transfer controlling apparatus for direct memory access comprising one or more first microaddress registers, each of which registers stores microaddress information for program processing of the data transfer for a corresponding channel; a second microaddress register which stores microaddress information for program processing other than the program processing of the data transfer; a micro read only memory operatively connected to said first and second microaddress registers, for storing microinstructions and outputting a predetermined microinstruction in accordance with microaddress information read out from a selected one of the first microaddress registers and the second microaddress register; and an incremental element operatively connected to said first and second microaddress registers, for incrementing the value of the microaddress information read out from the selected one of the first microaddress registers and the second microaddress register, and for writing the incremented microaddress inf
    Type: Grant
    Filed: April 27, 1988
    Date of Patent: May 21, 1991
    Assignees: Fujitsu Limited, Fujitsu Microcomputer Systems Limited
    Inventors: Takayoshi Taniai, Tadashi Saitoh, Atsushi Fujihira
  • Patent number: 5003304
    Abstract: A pattern display signal generating apparatus comprises a memory for storing predetermined pattern data and for outputting even-numbered bits and odd-numbered bits of the pattern data in parallel when scanned, a timing generator for generating an address for scanning the memory and for generating first and second clock signal having a predetermined phase difference, a first shift register for shifting the odd-numbered bits and outputting the same in series in synchronization with the first clock signal, a second shift register for shifting the even-numbered bits and outputting the same in series in synchronization with the second clock signal, and a logical operation circuit for performing at least one predetermined logical operation between outputs of the first and second shift registers to generate a pattern display signal.
    Type: Grant
    Filed: May 23, 1990
    Date of Patent: March 26, 1991
    Assignees: Fujitsu Limited, Fujitsu Microcomputer Systems Limited
    Inventors: Yutaka Takinomi, Minoru Wano
  • Patent number: 4929854
    Abstract: A semiconductor integrated circuit device includes an internal logic circuit for carrying out a logic operation and generating an output signal based on the logic operation, and an output buffer circuit connected to the internal logic circuit, for outputting the output signal through an output terminal in synchronism with a clock signal. The semiconductor integrated circuit also includes a non-overlap clock generator, and a third-clock generator. The non-overlap clock generator generates a first internal clock signal which falls in synchronism with a falling edge of an external clock signal, and generates a second internal clock signal which falls in synchronism with a rising edge of the external clock signal, the internal logic circuit carrying out the logic operation in synchronism with the first and second internal clock signals.
    Type: Grant
    Filed: April 10, 1989
    Date of Patent: May 29, 1990
    Assignees: Fujitsu Limited, Fujitsu Microcomputer Systems Limited
    Inventors: Hideyuki Iino, Akihiro Yoshitake, Hidenori Hida
  • Patent number: 4904883
    Abstract: An integrated circuit receiving an input signal and producing output signal including: a set/reset circuit, operatively connected to an internal main circuit, being set in response to the first signal and reset in response to the second signal in a normal mode; an output buffer circuit, connected to the set/reset circuit, for producing the output signal in response to an output of the set/reset circuit; and a control circuit, connected between the internal main circuit and the set/reset circuit, receiving the first signal, a reset signal for initializing the internal main circuit, the first signal, the second signal, and a first test signal, during a DC test mode, the control circuit resetting the set/reset circuit in response to a receipt of the reset signal regardless of the second signal and setting the set/reset circuit in response to a receipt of the first test signal regardless of the reset signal and the first signal.
    Type: Grant
    Filed: December 1, 1988
    Date of Patent: February 27, 1990
    Assignees: Fujitsu Limited, Fujitsu Microcomputer Systems Limited
    Inventors: Hideyuki Iino, Hidenori Hida
  • Patent number: 4868556
    Abstract: A cathode ray tube controller holds a write-in address and displaying image data or a read-out address from a central processing unit. The cathode ray tube controller makes access to a memory by a write-in or read-out address from the central processing unit during a period in which the displaying image data in a horizontal scanning period are not read out from the memory, so that the read or write operation with respect to the memory can be carried out during the horizontal scanning period.
    Type: Grant
    Filed: July 24, 1987
    Date of Patent: September 19, 1989
    Assignees: Fujitsu Limited, Fujitsu Microcomputer Systems Limited
    Inventors: Jyoji Murakami, Katsumi Hashimoto, Junya Tempaku
  • Patent number: 4841298
    Abstract: A bit pattern conversion system for converting a sequence of a bit pattern between a central processing unit and a peripheral circuit, including a data bus line connected between the central processing unit and the peripheral circuit, and a conversion circuit provided in the peripheral circuit for converting the sequence of the bit pattern from a most significant bit to a least significant bit, and vice versa, in accordance with a conversion signal.
    Type: Grant
    Filed: December 14, 1987
    Date of Patent: June 20, 1989
    Assignees: Fujitsu Limited, Fujitsu Microcomputer Systems Limited
    Inventors: Joji Murakami, Syogo Sibazaki, Junya Tempaku