Patents Assigned to G2 Networks, Inc.
  • Patent number: 6002279
    Abstract: A clock recovery circuit that can be used for recovering a clock signal from a data stream having a high data rate. The clock recovery circuit has a phase interpolator and non-linear digital to analog converters. These circuits are used to interpolate between the phases produced by a voltage controlled oscillator. A determination to advance or hinder a currently selected phase can be made using an up/down detector, a divider, and control logic. The divider can divide not only the up and down pulses produced by the up/down detector, but also the clock frequency. By dividing the clock frequency, the control logic can be designed using CMOS logic circuits.
    Type: Grant
    Filed: October 24, 1997
    Date of Patent: December 14, 1999
    Assignee: G2 Networks, Inc.
    Inventors: William P. Evans, Eric Naviasky, Patrick Farrell, Anthony Caviglia, John Ebner, Hugh Thompson, Hao Tang