Patents Assigned to Halo LSI Design and Device Technologies, Inc.
  • Patent number: 6803623
    Abstract: The nonvolatile semiconductor memory device has a floating gate electrode that is formed on the semiconductor region and stores carriers injected from the semiconductor region and a control gate electrode that controls the quantity of stored carriers by applying a predetermined voltage to the floating gate electrode. The source region is formed in the semiconductor region on one of side regions of the floating gate electrode and control gate electrode, while the drain region is formed on the other of the side regions thereof. The drain region creates an electric field from which the carriers injected into the floating gate electrode are subject to an external force having an element directed from the semiconductor region to the floating gate electrode.
    Type: Grant
    Filed: December 6, 2001
    Date of Patent: October 12, 2004
    Assignees: Matsushita Electric Industrial Co., Ltd., Halo LSI Design and Device Technologies Inc.
    Inventors: Nobuyo Sugiyama, Shinji Odanaka, Hiromasa Fujimoto, Seiki Ogura
  • Publication number: 20040036110
    Abstract: A semiconductor memory device according to the present invention includes isolations, active regions, control gate electrodes and floating gate electrodes. The isolations are formed on a semiconductor substrate. The active regions are defined on the semiconductor substrate and isolated from each other by the isolations. The control gate electrodes are formed over the semiconductor substrate. Each of the control gate electrodes crosses all of the isolations and all of the active regions with a first insulating film interposed between the control gate electrode and the semiconductor substrate. Each of the floating gate electrodes is formed for associated one of the active regions so as to cover a side face of associated one of the control gate electrodes with a second insulating film interposed between the floating gate electrode and the control gate electrodes.
    Type: Application
    Filed: August 27, 2003
    Publication date: February 26, 2004
    Applicants: MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD., HALO LSI Design and Device Technologies Inc.
    Inventors: Masataka Kusumi, Seiki Ogura
  • Patent number: 6686622
    Abstract: A semiconductor memory device includes a control gate electrode formed on a first main surface of a semiconductor substrate through a first insulating film, and a floating gate electrode covering a stepped region which connects the first main surface of the semiconductor substrate and a second main surface positioned at a lower level than the first main surface through a second insulating film and having a side surface capacitively coupled with one side surface of the control gate electrode through a third insulating film. The stepped region has a first stepped portion connected with the first main surface and a second stepped portion connecting the first stepped portion and the second main surface.
    Type: Grant
    Filed: February 20, 2002
    Date of Patent: February 3, 2004
    Assignees: Matsushita Electric Industrial Co., Ltd., Halo LSI Design and Device Technologies Inc.
    Inventors: Fumihiko Noro, Seiki Ogura
  • Patent number: 6677203
    Abstract: A semiconductor memory device according to the present invention includes isolations, active regions, control gate electrodes and floating gate electrodes. The isolations are formed on a semiconductor substrate. The active regions are defined on the semiconductor substrate and isolated from each other by the isolations. The control gate electrodes are formed over the semiconductor substrate. Each of the control gate electrodes crosses all of the isolations and all of the active regions with a first insulating film interposed between the control gate electrode and the semiconductor substrate. Each of the floating gate electrodes is formed for associated one of the active regions so as to cover a side face of associated one of the control gate electrodes with a second insulating film interposed between the floating gate electrode and the control gate electrodes.
    Type: Grant
    Filed: September 28, 2001
    Date of Patent: January 13, 2004
    Assignees: Matsushita Electric Industrial Co., Ltd., Halo LSI Design and Device Technologies Inc.
    Inventors: Masataka Kusumi, Seiki Ogura
  • Patent number: 6545312
    Abstract: A nonvolatile semiconductor memory device has a protective insulating film deposited on each of the side surfaces of a control gate electrode to protect the control gate electrode during the formation of a floating gate electrode, the floating gate electrode opposed to one of the side surfaces of the control gate electrode with the protective insulating film interposed therebetween so as to be capacitively coupled to the control gate electrode, a tunnel insulating film formed between the floating gate electrode and the semiconductor substrate, a drain region formed in a region of the semiconductor substrate containing a portion underlying the floating gate electrode, and a source region formed in a region of the semiconductor substrate opposite to the drain region relative to the control gate electrode.
    Type: Grant
    Filed: July 3, 2001
    Date of Patent: April 8, 2003
    Assignees: Matsushita Electric Industrial Co., Ltd., Halo LSI Design and Device Technologies Inc.
    Inventors: Masataka Kusumi, Fumihiko Noro, Hiromasa Fujimoto, Akihiro Kamada, Shinji Odanaka, Seiki Ogura
  • Publication number: 20020137296
    Abstract: Presented in this invention is a fabricating method and its array organization for a high-density twin MONOS memory device integrating a twin MONOS memory cell array and CMOS logic device circuit.
    Type: Application
    Filed: November 21, 2001
    Publication date: September 26, 2002
    Applicant: Halo LSI Design and Device Technology Inc.
    Inventors: Kimihiro Satoh, Seiki Ogura, Tomoya Saito
  • Publication number: 20020075725
    Abstract: In the present invention a new method for program and program verify is described. The threshold voltage of the memory cell is shifted up and then measured with minimal charging and discharging of the bit lines and control gate lines. Bit line to control gate line capacitance is also used to reduce the number of voltage references needed. Program current is reduced by use of a load device coupled to the source diffusion. The result is increased program bandwidth with lower high voltage charge pump current consumption.
    Type: Application
    Filed: December 14, 2001
    Publication date: June 20, 2002
    Applicant: Halo LSI Design and Device Technology Inc.
    Inventors: Seiki Ogura, Tomoko Ogura, Nori Ogura
  • Patent number: 6380585
    Abstract: The nonvolatile semiconductor memory device of the present invention includes: a semiconductor substrate having a surface including a first surface region at a first level, a second surface region at a second level lower than the first level, and a step side region linking the first surface region and the second surface region together; a channel region formed in the first surface region of the semiconductor substrate; a source region and a drain region which are formed in the surface of the semiconductor substrate so as to interpose the channel region therebetween; a first insulating film formed on the surface of the semiconductor substrate; a floating gate formed on the first insulating film; a second insulating film formed on the floating gate; and a control gate which is capacitively coupled to the floating gate via the second insulating film.
    Type: Grant
    Filed: June 6, 2000
    Date of Patent: April 30, 2002
    Assignees: Matsushita Electric Industrial Co., Ltd., Halo LSI Design and Device Technologies, Inc.
    Inventors: Shinji Odanaka, Kaori Akamatsu, Junichi Kato, Atsushi Hori, Seiki Ogura
  • Patent number: 6358799
    Abstract: In a semiconductor substrate having a surface including a first surface region at a first level, a second surface region at a second level lower than the first level, and a step side region linking the first surface region and the second surface region together, a channel region has a triple structure. Thus, a high electric field is formed in a corner portion between the step side region and the second surface region and in the vicinity thereof. A high electric field is also formed in the first surface region. As a result, the efficiency, with which electrons are injected into a floating gate, is considerably increased.
    Type: Grant
    Filed: December 4, 2000
    Date of Patent: March 19, 2002
    Assignees: Matsushita Electric Industrial Co., Ltd., Halo LSI Design and Device Technologies, Inc.
    Inventors: Shinji Odanaka, Kaori Akamatsu, Junichi Kato, Atsushi Hori, Seiki Ogura
  • Patent number: 6303438
    Abstract: The nonvolatile semiconductor memory device of the present invention includes: a semiconductor substrate having a surface including a first surface region at a first level, a second surface region at a second level lower than the first level, and a step side region linking the first surface region and the second surface region together; a channel region formed in the first surface region of the semiconductor substrate; a source region and a drain region which are formed in the surface of the semiconductor substrate so as to interpose the channel region therebetween; a first insulating film formed on the surface of the semiconductor substrate; a floating gate formed on the first insulating film; and a control gate which is capacitively coupled to the floating gate via a second insulating film. The first insulating film includes a first gate insulating film portion formed in the first surface region, and, a second gate insulating film portion formed in the step side region and the second surface region.
    Type: Grant
    Filed: February 2, 1998
    Date of Patent: October 16, 2001
    Assignees: Matsushita Electric Industrial Co., Ltd., Halo LSI Design and Device Technologies, Inc.
    Inventors: Atsushi Hori, Junichi Kato, Shinji Odanaka, Seiki Ogura
  • Patent number: 6184553
    Abstract: In a semiconductor substrate having a surface including a first surface region at a first level, a second surface region at a second level lower than the first level, and a step side region linking the first surface region and the second surface region together, a channel region has a triple structure. Thus, a high electric field is formed in a corner portion between the step side region and the second surface region and in the vicinity thereof. A high electric field is also formed in the first surface region. As a result, the efficiency, with which electrons are injected into a floating gate, is considerably increased.
    Type: Grant
    Filed: June 4, 1999
    Date of Patent: February 6, 2001
    Assignees: Matsushita Electric Industrial Co., Ltd., Halo LSI Design and Device Technologies, Inc.
    Inventors: Shinji Odanaka, Kaori Akamatsu, Junichi Kato, Atsushi Hori, Seiki Ogura
  • Patent number: 6147379
    Abstract: The nonvolatile semiconductor memory device of the invention includes: a semiconductor substrate having a surface including a first surface region at a first level, a second surface region at a second level lower than the first level, and a step side region linking the first and second surface regions; a channel region formed in the first surface region of the semiconductor substrate; a source region and a drain region which are formed in the surface of the semiconductor substrate so as to interpose the channel region therebetween; a first insulating film formed on the surface of the semiconductor substrate; a floating gate formed on the first insulating film; and a control gate capacitively coupled to the floating gate via a second insulating film. The first surface region is an upper surface of an epitaxially grown layer formed on the second surface region.
    Type: Grant
    Filed: April 13, 1998
    Date of Patent: November 14, 2000
    Assignees: Matsushita Electric Industrial Co., Ltd., HALO LSI Design and Devices Technologies Inc.
    Inventors: Atsushi Hori, Junichi Kato, Shinji Odanaka, Seiki Ogura, Kaori Akamatsu
  • Patent number: 6121655
    Abstract: The nonvolatile semiconductor memory device of the present invention includes: a semiconductor substrate having a surface including a first surface region at a first level, a second surface region at a second level lower than the first level, and a step side region linking the first surface region and the second surface region together; a channel region formed in the first surface region of the semiconductor substrate; a source region and a drain region which are formed in the surface of the semiconductor substrate so as to interpose the channel region therebetween; a first insulating film formed on the surface of the semiconductor substrate; a floating gate formed on the first insulating film; a second insulating film formed on the floating gate; and a control gate which is capacitively coupled to the floating gate via the second insulating film.
    Type: Grant
    Filed: December 30, 1997
    Date of Patent: September 19, 2000
    Assignees: Matsushita Electric Industrial Co., Ltd., Halo LSI Design and Device Technologies, Inc.
    Inventors: Shinji Odanaka, Kaori Akamatsu, Junichi Kato, Atsushi Hori, Seiki Ogura
  • Patent number: 6069824
    Abstract: A plurality of pull-down transistors, each grounding a source line at discrete positions, are provided in order that current, flowing from bit lines through some of nonvolatile memory cells having lower threshold voltages into the source line, is not concentrated at a single pull-down transistor in a source line driver during a read cycle.
    Type: Grant
    Filed: March 3, 1999
    Date of Patent: May 30, 2000
    Assignees: Matsushita Electric Industrial Co., Ltd., Halo LSI Design and Device Technologies, Inc.
    Inventors: Makoto Kojima, Tomoko Ogura
  • Patent number: 6051860
    Abstract: In a semiconductor substrate having a surface including a first surface region at a first level, a second surface region at a second level lower than the first level, and a step side region linking the first surface region and the second surface region together, a channel region has a triple structure. Thus, a high electric field is formed in a corner portion between the step side region and the second surface region and in the vicinity thereof. A high electric field is also formed in the first surface region. As a result, the efficiency, with which electrons are injected into a floating gate, is considerably increased.
    Type: Grant
    Filed: January 16, 1998
    Date of Patent: April 18, 2000
    Assignees: Matsushita Electric Industrial Co., Ltd., Halo. LSI Design and Device Technologies, Inc.
    Inventors: Shinji Odanaka, Kaori Akamatsu, Junichi Kato, Atsushi Hori, Seiki Ogura