Patents Assigned to Halo LSI Design and Device Technology Inc.
  • Patent number: 6248633
    Abstract: A fast low voltage ballistic program, ultra-short channel, ultra-high density, dual-bit multi-level flash memory is described with a two or three polysilicon split gate side wall process. The structure and operation of this invention is enabled by a twin MONOS cell structure having an ultra-short control gate channel of less than 40nm, with ballistic injection which provides high electron injection efficiency and very fast program at low program voltages of 3˜5V. The cell structure is realized by (i) placing side wall control gates over a composite of Oxide-Nitride-Oxide (ONO) on both sides of the word gate, and (ii) forming the control gates and bit diffusion by self-alignment and sharing the control gates and bit diffusions between memory cells for high density.
    Type: Grant
    Filed: October 25, 1999
    Date of Patent: June 19, 2001
    Assignee: Halo LSI Design & Device Technology, Inc.
    Inventors: Seiki Ogura, Yutaba Hayashi, Tomoko Ogura
  • Patent number: 6184553
    Abstract: In a semiconductor substrate having a surface including a first surface region at a first level, a second surface region at a second level lower than the first level, and a step side region linking the first surface region and the second surface region together, a channel region has a triple structure. Thus, a high electric field is formed in a corner portion between the step side region and the second surface region and in the vicinity thereof. A high electric field is also formed in the first surface region. As a result, the efficiency, with which electrons are injected into a floating gate, is considerably increased.
    Type: Grant
    Filed: June 4, 1999
    Date of Patent: February 6, 2001
    Assignees: Matsushita Electric Industrial Co., Ltd., Halo LSI Design and Device Technologies, Inc.
    Inventors: Shinji Odanaka, Kaori Akamatsu, Junichi Kato, Atsushi Hori, Seiki Ogura
  • Patent number: 6180461
    Abstract: An electrically programmable read only memory device which has efficiency of electron injection from channel to floating gate is provided. This memory cell includes a control gate and floating gate between source and drain regions. The region under the floating gate has extremely small enhanced mode channel and N region. Therefore, this channel is completely depleted by the program drain voltage. The enhanced mode channel region is precisely defined by the side wall spacer technique. Also, the N drain region is accurately defined by the difference of side wall polysilicon gate and the first spacer.
    Type: Grant
    Filed: August 3, 1998
    Date of Patent: January 30, 2001
    Assignee: Halo LSI Design & Device Technology, Inc.
    Inventor: Seiki Ogura
  • Patent number: 6177318
    Abstract: A fabrication method for an electrically programmable read only memory device, which consists of a control/word gate and a MONOS control gate on the side wall of the control gate. The unique material selection and blocking mask sequences allow simple and safe fabrication within the delicate scaled CMOS process environment, of a sidewall MONOS control gate with an ultra short channel under the control gate, which involves double side wall spacer formation i.e., a disposable side wall spacer and the final polysilicon spacer gate.
    Type: Grant
    Filed: October 18, 1999
    Date of Patent: January 23, 2001
    Assignee: Halo LSI Design & Device Technology, Inc.
    Inventors: Seiki Ogura, Yutaka Hayashi, Tomoko Ogura
  • Patent number: 6157058
    Abstract: A new FET device configuration for electrically programmable memories (EPROM), flash/electrically erasable and programmable read-only memories (EEPROM), and non-volatile Random Access Memory (NVRAM) which adds vertical components to a previously planar floating gate cell structure; efficiency of electron injection from the channel to floating gate is enhanced by many orders of magnitude because electrons accelerated in the channel penetraite in the direction of movement, straight into the floating gate. The floating gate resides over a series of arbitrary horizontal and vertical channel region components, the key topological feature being that the vertical channel resides near the drain, allowing electrons to penetrate straight into the floating gate. In contrast, the prior art relies on the indirect process of electron scattering by phonon and the 90 degree upward redirection of motion to the floating gate used by conventional Channel Hot Electron EPROM and EEPROM cells.
    Type: Grant
    Filed: July 8, 1998
    Date of Patent: December 5, 2000
    Assignee: Halo LSI Design Device Technology, Inc.
    Inventor: Seiki Ogura
  • Patent number: 6147379
    Abstract: The nonvolatile semiconductor memory device of the invention includes: a semiconductor substrate having a surface including a first surface region at a first level, a second surface region at a second level lower than the first level, and a step side region linking the first and second surface regions; a channel region formed in the first surface region of the semiconductor substrate; a source region and a drain region which are formed in the surface of the semiconductor substrate so as to interpose the channel region therebetween; a first insulating film formed on the surface of the semiconductor substrate; a floating gate formed on the first insulating film; and a control gate capacitively coupled to the floating gate via a second insulating film. The first surface region is an upper surface of an epitaxially grown layer formed on the second surface region.
    Type: Grant
    Filed: April 13, 1998
    Date of Patent: November 14, 2000
    Assignees: Matsushita Electric Industrial Co., Ltd., HALO LSI Design and Devices Technologies Inc.
    Inventors: Atsushi Hori, Junichi Kato, Shinji Odanaka, Seiki Ogura, Kaori Akamatsu
  • Patent number: 6133098
    Abstract: An fast program, ultra-high density, dual-bit, multi-level flash memory process, which can be applied to a ballistic step split gate side wall transistor, or to a ballistic planar split gate side wall transistor, which enables program operation by low voltage requirement on the floating gate during program is described. Two side wall floating gates are paired with a single word line select gate, and word lines are arranged to be perpendicular both the bit lines and control gate lines. Two adjacent memory cells on the same word line do not require an isolation region. Also, the isolation region between adjacent memory cells sharing the same bitline is defined by the minimum lithography feature, utilizing a self align fill technique. Adjacent memory cells on the same word line share bitline diffusion as well as a third poly control gate. Control gates allow program and read access to the individual floating gate.
    Type: Grant
    Filed: May 17, 1999
    Date of Patent: October 17, 2000
    Assignee: Halo LSI Design & Device Technology, Inc.
    Inventors: Seiki Ogura, Tomoko Ogura
  • Patent number: 6121655
    Abstract: The nonvolatile semiconductor memory device of the present invention includes: a semiconductor substrate having a surface including a first surface region at a first level, a second surface region at a second level lower than the first level, and a step side region linking the first surface region and the second surface region together; a channel region formed in the first surface region of the semiconductor substrate; a source region and a drain region which are formed in the surface of the semiconductor substrate so as to interpose the channel region therebetween; a first insulating film formed on the surface of the semiconductor substrate; a floating gate formed on the first insulating film; a second insulating film formed on the floating gate; and a control gate which is capacitively coupled to the floating gate via the second insulating film.
    Type: Grant
    Filed: December 30, 1997
    Date of Patent: September 19, 2000
    Assignees: Matsushita Electric Industrial Co., Ltd., Halo LSI Design and Device Technologies, Inc.
    Inventors: Shinji Odanaka, Kaori Akamatsu, Junichi Kato, Atsushi Hori, Seiki Ogura
  • Patent number: 6074914
    Abstract: A fabrication method for an electrically programmable read only memory device, which consists of a control/word gate and a floating gate on the side wall of the control gate. The unique material selection and blocking mask sequences allow simple and safe fabrication within the delicate scaled CMOS process environment, of a side wall floating gate with an ultra short channel under the floating gate, which involves double side wall spacer formation i.e., a disposable side wall spacer and the final polysilicon spacer gate.
    Type: Grant
    Filed: October 30, 1998
    Date of Patent: June 13, 2000
    Assignee: Halo LSI Design & Device Technology, Inc.
    Inventor: Seiki Ogura
  • Patent number: 6069824
    Abstract: A plurality of pull-down transistors, each grounding a source line at discrete positions, are provided in order that current, flowing from bit lines through some of nonvolatile memory cells having lower threshold voltages into the source line, is not concentrated at a single pull-down transistor in a source line driver during a read cycle.
    Type: Grant
    Filed: March 3, 1999
    Date of Patent: May 30, 2000
    Assignees: Matsushita Electric Industrial Co., Ltd., Halo LSI Design and Device Technologies, Inc.
    Inventors: Makoto Kojima, Tomoko Ogura
  • Patent number: 6051860
    Abstract: In a semiconductor substrate having a surface including a first surface region at a first level, a second surface region at a second level lower than the first level, and a step side region linking the first surface region and the second surface region together, a channel region has a triple structure. Thus, a high electric field is formed in a corner portion between the step side region and the second surface region and in the vicinity thereof. A high electric field is also formed in the first surface region. As a result, the efficiency, with which electrons are injected into a floating gate, is considerably increased.
    Type: Grant
    Filed: January 16, 1998
    Date of Patent: April 18, 2000
    Assignees: Matsushita Electric Industrial Co., Ltd., Halo. LSI Design and Device Technologies, Inc.
    Inventors: Shinji Odanaka, Kaori Akamatsu, Junichi Kato, Atsushi Hori, Seiki Ogura
  • Patent number: 6038169
    Abstract: In this invention a reference circuit is disclosed that produces a reference current to be used in determining the value of data in a flash memory cell. The memory cell current is compared to the reference current in a sense amplifier. A reference circuit that generates the reference current is connect to each bit line of the flash memory and uses bit lines that are not activated when a particular cell is being read to connect the reference current to the sense amplifiers. The use of a reference current allows multi-bit cells to be read by using a variation on the reference circuit that has a plurality of reference transistors creating a plurality of reference currents.. Verification of the programmed and erase states of a flash memory cell can be determined using different values of the reference current that are easily set in the reference circuit by changing a reference voltage.
    Type: Grant
    Filed: March 18, 1999
    Date of Patent: March 14, 2000
    Assignee: Halo LSI Design & Device Technology, Inc.
    Inventors: Seiki Ogura, Tomoko Ogura
  • Patent number: 6002611
    Abstract: In this invention is described a circuit and method for auto programming of a flash memory cell of an EEPROM. A step split gate is used that has low voltage and low current program conditions. This allows a load device to be connected to each bit line, and sets up a voltage divider between the cell being programmed and the load device. The load device limits the programming current and provides programming data to the cell being programmed. The load device is shut off when the bit line voltage is reduced below a predetermined reference, ending programming of the flash memory cell. The source to drain voltage increases as the memory cell is programmed as a result of the voltage divider between the load device and the cell being programmed thus maintaining pinch off. This produces more energy to program the flash cell and with proper design allows the programming efficiency to be relatively constant over the time that elections are injected onto the floating gate of the flash memory cell.
    Type: Grant
    Filed: July 22, 1998
    Date of Patent: December 14, 1999
    Assignee: Halo LSI Design & Device Technology, Inc.
    Inventors: Seiki Ogura, Tomoko Ogura
  • Patent number: 5780341
    Abstract: A method for fabricating an electrically programmable memory device which has efficiency of electron injection from the channel to floating gate is provided. A substrate is provided having source and drain region with a channel therebetween. A floating gate structure is formed over portions of the source and drain regions and the channel. The structure includes a dielectric layer and a conductor layer thereover. The channel under the floating gate has both horizontal and vertical components. After forming the vertical and horizontal components, an N- drain region is formed in self-alignment with the vertical channel step region's edge. The depth of the N- drain is greater than the source region.
    Type: Grant
    Filed: December 6, 1996
    Date of Patent: July 14, 1998
    Assignee: Halo LSI Design & Device Technology, Inc.
    Inventor: Seiki Ogura