Patents Assigned to Icemos Technology Corporation
  • Publication number: 20080122040
    Abstract: A varying pitch adapter that converts a first pitch to a second pitch. The adapter comprises a substrate, a plurality of first conductive vias, at least one second conductive via, a first dielectric layer and a second dielectric layer. The substrate has a first main surface and a second main surface. The plurality of first conductive vias extend through the substrate from the first main surface to the second main surface. The second conductive via is disposed in a portion of the first main surface and the second main surface. The second conductive via is coupled to at least one of the plurality of first conductive vias. The first dielectric layer covers at least the portion of the first main surface of the substrate. The second dielectric layer covers at least a portion of the second main surface of the substrate.
    Type: Application
    Filed: June 29, 2007
    Publication date: May 29, 2008
    Applicant: ICEMOS TECHNOLOGY CORPORATION
    Inventors: Conor Brogan, Cormac MacNamara, Hugh J. Griffin, Robin Wilson
  • Publication number: 20080099924
    Abstract: A method of manufacturing a semiconductor device includes providing a semiconductor substrate having first and second main surfaces opposite to each other. A trench of a predetermined geometric shape is formed in the semiconductor substrate at the first main surface. The trench extends to a first depth position in the semiconductor substrate. The trench is lined with the dielectric material. The trench is filled with a conductive material. An electrical component is electrically connected to the conductive material exposed at the first main surface. A cap is mounted to the first main surface. The cap encloses the electrical component and the electrical connection.
    Type: Application
    Filed: October 26, 2007
    Publication date: May 1, 2008
    Applicant: ICEMOS TECHNOLOGY CORPORATION
    Inventors: Cormac MacNamara, Hugh Griffin, Robin Wilson
  • Publication number: 20080099870
    Abstract: A method for manufacturing a photodiode array includes providing a semiconductor substrate having first and second main surfaces opposite to each other. The semiconductor substrate has a first layer of a first conductivity proximate the first main surface and a second layer of a second conductivity proximate the second main surface. A via is formed in the substrate which extends to a first depth position relative to the first main surface. The via has a first aspect ratio. Generally simultaneously with forming the via, an isolation trench is formed in the substrate spaced apart from the via which extends to a second depth position relative to the first main surface. The isolation trench has a second aspect ratio different from the first aspect ratio.
    Type: Application
    Filed: August 10, 2007
    Publication date: May 1, 2008
    Applicant: ICEMOS TECHNOLOGY CORPORATION
    Inventors: Robin Wilson, Conor Brogan, Hugh Griffin, Cormac MacNamara
  • Publication number: 20080036015
    Abstract: A semiconductor device includes unlined and sealed trenches and methods for forming the unlined and sealed trenches. More particularly, a superjunction semiconductor device includes unlined, and sealed trenches. The trench has sidewalls formed of the semiconductor material. The trench is sealed with a sealing material such that the trench is air-tight. First and second regions are separated by the trench. The first region may include a superjunction Schottky diode or MOSFET. In an alternative embodiment, a plurality of regions are separated by a plurality of unlined and sealed trenches.
    Type: Application
    Filed: August 14, 2007
    Publication date: February 14, 2008
    Applicant: ICEMOS TECHNOLOGY CORPORATION
    Inventors: Samuel Anderson, Koon So
  • Publication number: 20070262378
    Abstract: A semiconductor on insulator (SOI) wafer includes a semiconductor substrate having first and second main surfaces opposite to each other. A dielectric layer is disposed on at least a portion of the first main surface of the semiconductor substrate. A device layer has a first main surface and a second main surface. The second main surface of the device layer is disposed on a surface of the dielectric layer opposite to the semiconductor substrate. A plurality of intended die areas are defined on the first main surface of the device layer. The plurality of intended die areas are separated from one another. A plurality of die access trenches are formed in the semiconductor substrate from the second main surface. Each of the plurality of die access trenches are disposed generally beneath at least a respective one of the plurality of intended die areas.
    Type: Application
    Filed: April 27, 2006
    Publication date: November 15, 2007
    Applicant: Icemos Technology Corporation
    Inventors: Robin Wilson, Conor Brogan, Hugh Griffin, Cormac MacNamara
  • Publication number: 20070254457
    Abstract: A semiconductor on insulator (SOI) wafer includes a semiconductor substrate having first and second main surfaces opposite to each other. A dielectric layer is disposed on at least a portion of the first main surface of the semiconductor substrate. A device layer has a first main surface and a second main surface. The second main surface of the device layer is disposed on a surface of the dielectric layer opposite to the semiconductor substrate. A plurality of intended die areas are defined on the first main surface of the device layer. The plurality of intended die areas are separated from one another. A plurality of die access trenches are formed in the semiconductor substrate from the second main surface. Each of the plurality of die access trenches are disposed generally beneath at least a respective one of the plurality of intended die areas.
    Type: Application
    Filed: February 15, 2007
    Publication date: November 1, 2007
    Applicant: ICEMOS TECHNOLOGY CORPORATION
    Inventors: Robin Wilson, Conor Brogan, Hugh J. Griffin, Cormac MacNamara
  • Publication number: 20070215968
    Abstract: A photodiode includes a semiconductor having front and backside surfaces and first and second active layers of opposite conductivity, separated by an intrinsic layer. A plurality of isolation trenches filled with conductive material extend into the first active layer, dividing the photodiode into a plurality of cells and forming a central trench region in electrical communication with the first active layer beneath each of the cells. Sidewall active diffusion regions extend the trench depth along each sidewall and are formed by doping at least a portion of the sidewalls with a dopant of first conductivity. A first contact electrically communicates with the first active layer beneath each of the cells via the central trench region. A plurality of second contacts each electrically communicate with the second active layer of one of the plurality of cells. The first and second contacts are formed on the front surface of the photodiode.
    Type: Application
    Filed: March 2, 2007
    Publication date: September 20, 2007
    Applicant: ICEMOS TECHNOLOGY CORPORATION
    Inventors: Robin Wilson, Conor Brogan, Hugh Griffin, Cormac MacNamara
  • Publication number: 20070205478
    Abstract: A photodiode having an increased proportion of light-sensitive area to light-insensitive area includes a semiconductor having a backside surface and a light-sensitive frontside surface. The semiconductor includes a first active layer having a first conductivity, a second active layer having a second conductivity opposite the first conductivity, and an intrinsic layer separating the first and second active layers. A plurality of isolation trenches are arranged to divide the photodiode into a plurality of cells. Each cell has a total frontside area including a cell active frontside area sensitive to light and a cell inactive frontside area not sensitive to light. The cell active frontside area forms at least 95 percent of the cell total frontside area. A method of forming the photodiode is also disclosed.
    Type: Application
    Filed: March 2, 2007
    Publication date: September 6, 2007
    Applicant: ICEMOS TECHNOLOGY CORPORATION
    Inventors: Robin Wilson, Conor Brogan, Hugh Griffin, Cormac MacNamara
  • Publication number: 20070138588
    Abstract: A backlit photodiode array includes a semiconductor substrate having first and second main surfaces opposite to each other. A first dielectric layer is formed on the first main surface. First and second conductive vias are formed extending from the second main surface through the semiconductor substrate and the first dielectric layer. The first and second conductive vias are isolated from the semiconductor substrate by a second dielectric material. A first anode/cathode layer of a first conductivity is formed on the first dielectric layer and is electrically coupled to the first conductive via. An intrinsic semiconductor layer is formed on the first anode/cathode layer. A second anode/cathode layer of a second conductivity opposite to the first conductivity is formed on the intrinsic semiconductor layer and is electrically coupled to the second conductive via.
    Type: Application
    Filed: December 13, 2006
    Publication date: June 21, 2007
    Applicant: Icemos Technology Corporation
    Inventors: Robin Wilson, Conor Brogan, Hugh Griffin, Cormac MacNamara
  • Publication number: 20070111356
    Abstract: A photodetector includes a semiconductor substrate having first and second main surfaces opposite to each other. The photodetector includes at least one trench formed in the first main surface and a first anode/cathode region having a first conductivity formed proximate the first main surface and sidewalls of the at least one trench. The photodetector includes a second anode/cathode region proximate the second main surface. The second anode/cathode region has a second conductivity opposite the first conductivity. The at least one trench extends to the second main surface of the semiconductor substrate.
    Type: Application
    Filed: October 30, 2006
    Publication date: May 17, 2007
    Applicant: Icemos Technology Corporation
    Inventors: Robin Wilson, Conor Brogan, Hugh Griffin, Cormac MacNamara
  • Publication number: 20070085117
    Abstract: A photodetector array includes a semiconductor substrate having opposing first and second main surfaces, a first layer of a first doping concentration proximate the first main surface, and a second layer of a second doping concentration proximate the second main surface. The photodetector includes at least one conductive via formed in the first main surface and an anode/cathode region proximate the first main surface and the at least one conductive via. The via extends to the second main surface. The conductive via is isolated from the semiconductor substrate by a first dielectric material. The anode/cathode region is a second conductivity opposite to the first conductivity. The photodetector includes a doped isolation region of a third doping concentration formed in the first main surface and extending through the first layer of the semiconductor substrate to at least the second layer of the semiconductor substrate.
    Type: Application
    Filed: October 11, 2006
    Publication date: April 19, 2007
    Applicant: Icemos Technology Corporation
    Inventors: Robin Wilson, Conor Brogan, Hugh Griffin, Cormac MacNamara
  • Publication number: 20070077725
    Abstract: A positive-intrinsic-negative (PIN)/negative-intrinsic-positive (NIP) diode includes a semiconductor substrate having first and second main surfaces opposite to each other. The semiconductor substrate is of a first conductivity. The PIN/NIP diode includes at least one trench formed in the first main surface which defines at least one mesa. The trench extends to a first depth position in the semiconductor substrate. The PIN/NIP diode includes a first anode/cathode layer proximate the first main surface and the sidewalls and the bottom of the trench. The first anode/cathode layer is of a second conductivity opposite to the first conductivity. The PIN/NIP diode includes a second anode/cathode layer proximate the second main surface, a first passivation material lining the trench and a second passivation material lining the mesa. The second anode/cathode layer is the first conductivity.
    Type: Application
    Filed: August 10, 2006
    Publication date: April 5, 2007
    Applicant: ICEMOS TECHNOLOGY CORPORATION
    Inventors: Robin Wilson, Conor Brogan, Hugh Griffin, Cormac MacNamara
  • Publication number: 20070063217
    Abstract: A bonded-wafer semiconductor device includes a semiconductor substrate, a buried oxide layer disposed on a first main surface of the semiconductor substrate and a multi-layer device stack. The multi-layer device stack includes a first device layer of a first conductivity disposed on the buried oxide layer, a second device layer of a second conductivity disposed on the first device layer, a third device layer of the first conductivity disposed on the second device layer and a fourth device layer of the second conductivity disposed on the third device layer. A trench is formed in the multi-layer device stack. A mesa is defined by the trench. The mesa has first and second sidewalls. A first anode/cathode layer is disposed on a first sidewall of the multi-layer device stack, and a second anode/cathode layer is disposed on the second sidewall of the multi-layer device stack.
    Type: Application
    Filed: August 22, 2006
    Publication date: March 22, 2007
    Applicant: ICEMOS TECHNOLOGY CORPORATION
    Inventors: Conor Brogan, Cormac MacNamara, Hugh Griffin, Robin Wilson
  • Publication number: 20060275946
    Abstract: A method of manufacturing a semiconductor device includes providing a semiconductor substrate having first and second main surfaces opposite to each other. A trench is formed in the semiconductor substrate at the first main surface. The trench extends to a first depth position in the semiconductor substrate. The trench is lined with the dielectric material. The trench is filled with a conductive material. An electrical component is electrically connected to the conductive material exposed at the first main surface. A cap is mounted to the first main surface. The cap encloses the electrical component and the electrical connection.
    Type: Application
    Filed: May 4, 2006
    Publication date: December 7, 2006
    Applicant: Icemos Technology Corporation
    Inventors: Cormac MacNamara, Conor Brogan, Hugh Griffin, Robin Wilson