Abstract: A connector such as an electrical connector for a data cable assembly, preferably includes a frontshell mechanically fastened to a backshell with a gasket secured between. Mechanical fasteners apply force to the gasket and deform the gasket which forms a moisture ingress resistant seal between the frontshell and the backshell. A second moisture ingress resistant seal is formed over a strain relief that includes external grooves. An adhesive-lined heat-shrink tube mechanically grips the strain relief when heat is applied and the heat-shrink tube shrinks. The adhesive-lined heat-shrink tube also forms O-ring like seals in the grooves when heat is applied and the adhesive melts then re-solidifies in the grooves.
Type:
Grant
Filed:
December 17, 2010
Date of Patent:
May 28, 2013
Assignee:
Carlisle Interconnect Technologies, Inc.
Abstract: A low loss capacitance and low loss insulating dielectric material consisting of a thermosetting resin, thermoplastic resin, a cross-linker, and containing a quantity of ferroelectric ceramic nano-particles of barium titanate within. The combined low loss insulating dielectric layer and a low loss capacitive layer resulting from the material allows one continuous layer that can form internal capacitors and permit the modifying the dielectric thickness between signal layers for impedance matching within a layer of substrate. More significantly, the applied layer of low loss capacitive materials can simultaneously act as a capacitor as well as a dielectric for separation of signal layers.
Type:
Grant
Filed:
October 10, 2011
Date of Patent:
May 21, 2013
Assignee:
Endicott Interconnect Technologies, Inc.
Inventors:
Rabindra N. Das, Konstantinos I. Papathomas, Voya R. Markovich, James J. McNamara
Abstract: A circuitized substrate which includes at least one circuit layer and at least one substantially solid dielectric layer comprised of a dielectric composition which includes a cured resin material and a predetermined percentage by weight of particulate fillers, but not including continuous or semi-continuous fibers as part thereof.
Type:
Grant
Filed:
September 6, 2007
Date of Patent:
May 21, 2013
Assignee:
Endicott Interconnect Technologies, Inc.
Abstract: An electronic package for interconnecting a high density pattern of conductors of an electronic device (e.g., semiconductor chip) of the package and a less dense pattern of conductors on a circuitized substrate (e.g., PCB), the package including in one embodiment but a single thin dielectric layer (e.g., Kapton) with a high density pattern of openings therein and a circuit pattern on an opposing surface which includes both a high density pattern of conductors and a less dense pattern of conductors. Conductive members are positioned in the openings to electrically interconnect conductors of the electronic device to conductors of the circuitized substrate when the package is positioned thereon. In another embodiment, the interposer includes a second dielectric layer bonded to the first, with conductive members extending through the second layer to connect to the less dense pattern of circuitized substrate conductors.
Type:
Grant
Filed:
November 30, 2009
Date of Patent:
March 26, 2013
Assignee:
Endicott Interconnect Technologies, Inc.
Inventors:
Timothy Antesberger, Frank D. Egitto, Voya R. Markovich, William E. Wilson
Abstract: A radiation detection and counting system (2) includes a radiation detector element (5) for outputting a signal related to an energy of a radiation event received thereby and an amplifier (8) for amplifying the signal output by the detector element (5). A gain equalization circuit (10) adjusts the gain of the amplified output signal and a plurality of comparators (12) compare the gain adjusted amplified output signal to a like plurality of different valued threshold signals that are independently adjustable of each other A plurality of counters (20) is operative whereupon only the counter associated with the one comparator (12) that changes state in response to the peak of the gain adjusted amplified output signal exceeding the value of the trigger threshold signal thereof is incremented. A storage (24) stores the incremented value of each counter (20) accumulated over a sample time interval and data output logic circuit (26) transfers the stored accumulated counts out of the storage.
Abstract: A circuitized substrate and method of making same in which quantities of thru-holes are formed within a dielectric interposer layer. The substrate includes two printed circuit board (PCB) layers bonded to opposing sides of the interposer with electrically conductive features of each PCB aligned with the interposer thru-holes. Resistive paste is positioned on the conductive features located adjacent the thru-holes to form controlled electrically resistive connections between conductive features of the two PCBs. A circuitized substrate assembly and method of making same are also disclosed.
Type:
Grant
Filed:
December 20, 2010
Date of Patent:
October 30, 2012
Assignee:
Endicott Interconnect Technologies, Inc.
Inventors:
Rabindra N. Das, John M. Lauffer, Voya R. Markovich, James J. McNamara, Jr.
Abstract: A method of making a circuitized substrate in which the substrate includes circuit elements having exposed surfaces defined by two thin layers of permanent photoimaged solder mask material which are applied through fine mesh screens. The use of two thin layers assures effective coverage of the material to precisely expose the desired surfaces in high-density circuit patterns. A circuitized substrate assembly and an information handling system adapted for having one or more such assemblies therein are also provided.
Type:
Grant
Filed:
August 8, 2006
Date of Patent:
October 16, 2012
Assignee:
Endicott Interconnect Technologies, Inc.
Inventors:
Norman A. Card, Richard A. Day, John J. Konrad
Abstract: A tamper-resistant microchip package contains fluid- or nanofluid-filled capsules, channels, or reservoirs, wherein the fluids, either alone or in combination, can destroy circuitry by etching, sintering, or thermally destructing when reverse engineering of the device is attempted. The fluids are released when the fluid-filled cavities are cut away for detailed inspection of the microchip. Nanofluids may be used for the sintering process, and also to increase the thermal conductivity of the fluid for die thermal management. Through-vias and micro vias may be incorporated into the design to increase circuitry destruction efficacy by improving fluid/chip contact. Thermal interface materials may also be utilized to facilitate chip cooling.
Type:
Grant
Filed:
September 17, 2010
Date of Patent:
October 16, 2012
Assignee:
Endicott Interconnect Technologies, Inc.
Inventors:
Rabindra N. Das, Voya R. Markovich, James J. McNamara, Jr., Mark D. Poliks
Abstract: A substrate for use in a laminated chip carrier (LCC) and a system in package (SiP) device having a coreless buildup layer and at least one metal and at least one dielectric layer. The coreless buildup dielectric layers can include thermoset and thermoplastic resin.
Type:
Application
Filed:
March 28, 2011
Publication date:
October 4, 2012
Applicant:
Endicott Interconnect Technologies, Inc.
Inventors:
James W. Fuller, JR., Jeffrey Knight, Voya R. Markovich, Kostas I. Papathomas
Abstract: A method of converting a land grid array (LGA) module to a ball grid array (BGA) module by removing and oxidizing portions of the LGA conductive pad features on the upper surface of the LGA module. A BGA solder ball is deposited on the remaining portion of the conductive feature of the LGA module, with subsequent reflowing of the BGA solder ball. By modifying the LGA module to support a BGA structure, excessive heat generated by components placed on the modified LGA pad can be conducted through the BGA structure and into the element on which the LGA module is attached, such as a PCB.
Type:
Application
Filed:
October 14, 2010
Publication date:
September 27, 2012
Applicant:
Endicott Interconnect Technologies, Inc.
Inventors:
Francesco F. Marconi, Barry A. Bonitz, William E. Wilson
Abstract: An electrically conductive adhesive (ECA) for repairing electrically conductive pad and trace interconnects and a method of repairing interconnect locations. The method of repairing at least one defect within the area of electrically conductive circuitized substrate traces and pads outside of a pristine center area incorporates an ECA and a forming gas plasma. The ECA contains a mixture of components that allow the adhesive to be adapted to specific requirements. Curing the adhesive results in effective electrical connections being formed between the adhesive and the base pad so that the metallurgies of the conductors and of the ECA are effectively combined to engage and repair the conductor defect.
Type:
Application
Filed:
March 7, 2011
Publication date:
September 13, 2012
Applicant:
Endicott Interconnect Technologies, Inc.
Inventors:
Luis J. Matienzo, Susan Pitely, Norman A. Card
Abstract: A circuitized substrate for use in such electrical structures as information handling systems wherein the substrate includes a capacitive substrate as part thereof. The capacitive substrate includes a thin film layer of capacitive material strategically positioned on a conductive layer relative to added electrically conductive elements to in turn provide a plurality of internal capacitors within the final circuitized substrate during operation thereof. A method of making such a circuitized substrate is also provided.
Type:
Application
Filed:
March 8, 2011
Publication date:
September 13, 2012
Applicant:
Endicott Interconnect Technologies, Inc.
Inventors:
Rabindra N. Das, Mark D. Poliks, Voya R. Markovich, Peter A. Moschak
Abstract: Methods of forming embedded, multilayer capacitors in printed circuit boards wherein copper or other electrically conductive channels are formed on a dielectric substrate. The channels may be preformed using etching or deposition techniques. A photoimageable dielectric is an upper surface of the laminate. Exposing and etching the photoimageable dielectric exposes the space between the copper traces. These spaces are then filled with a capacitor material. Finally, copper is either laminated or deposited atop the structure. This upper copper layer is then etched to provide electrical interconnections to the capacitor elements. Traces may be formed to a height to meet a plane defining the upper surface of the dielectric substrate or thin traces may be formed on the remaining dielectric surface and a secondary copper plating process is utilized to raise the height of the traces.
Type:
Application
Filed:
October 22, 2010
Publication date:
September 6, 2012
Applicant:
Endicott Interconnect Technologies, Inc.
Inventors:
Rabindra N. Das, Frank D. Egitto, How T. Lin, John M. Lauffer, Voya R. Markovich
Abstract: A method of making an electronic package designed for interconnecting high density patterns of conductors of an electronic device (e.g., semiconductor chip) and less dense patterns of conductors of hosting circuitized substrates (e.g., chip carriers, PCBs). In one embodiment, the method includes bonding a chip to a single dielectric layer, forming a high density pattern of conductors on one surface of the layer, forming openings in the layer and then depositing metallurgy to form a desired circuit pattern which is then adapted for engaging and being electrically coupled to a corresponding pattern on yet another hosting substrate. According to another embodiment of the invention, an electronic package using a dual layered interposer is provided. Also provided are methods of making circuitized substrate assemblies using the electronic packages made using the invention's teachings.
Type:
Grant
Filed:
December 1, 2009
Date of Patent:
August 21, 2012
Assignee:
Endicott Interconnect Technologies, Inc.
Inventors:
Timothy Antesberger, Frank D. Egitto, Voya R. Markovich, William E. Wilson
Abstract: A method of making a circuitized substrate including a resistor comprised of material which includes a polymer resin and a quantity of nano-powders including a mixture of at least one metal component and at least one ceramic component. The ceramic component may be a ferroelectric ceramic and/or a high surface area ceramic and/or a transparent oxide and/or a dope manganite. Alternatively, the material will include the polymer resin and nano-powders, with the nano-powders comprising at least one metal coated ceramic and/or at least one oxide coated metal component. An electrical assembly (substrate and at least one electrical component) and an information handling system (e.g., personal computer) utilizing such a circuitized substrate are also provided.
Type:
Grant
Filed:
November 3, 2010
Date of Patent:
August 21, 2012
Assignee:
Endicott Interconnect Technologies, Inc.
Inventors:
Rabindra N. Das, John M. Lauffer, Voya R. Markovich
Abstract: A method of making a circuitized substrate which involves forming a plurality of individual film resistors having approximate resistance values as part of at least one circuit of the substrate, measuring the resistance of a representative (sample) resistor to define its resistance, utilizing these measurements to determine the corresponding precise width of other, remaining film resistors located in a defined proximity relative to the representative resistor such that these remaining film resistors will include a defined resistance value, and then selectively isolating defined portions of the resistive material of these remaining film resistors while simultaneously defining the precise width of the resistive material in order that these film resistors will possess the defined resistance.
Type:
Grant
Filed:
January 16, 2008
Date of Patent:
August 14, 2012
Assignee:
Endicott Interconnect Technologies, Inc.
Inventors:
Frank D. Egitto, John S. Kresge, John M. Lauffer
Abstract: A circuitized substrate in which two conductive layers (e.g., electroplated copper foil) are bonded (e.g., laminated) to an interim dielectric layer. Each of the two foil surfaces which physically bond to the dielectric are smooth (e.g., preferably by chemical processing) and include a thin, organic layer thereon, while the outer surfaces of both foils are also smooth (e.g., preferably also using a chemical processing step). One of these resulting conductive layers may function as a ground or voltage plane while the other may function as a signal plane with a plurality of individual signal lines as part thereof. An electrical assembly and an information handling system utilizing such a circuitized substrate are also provided.
Type:
Grant
Filed:
August 11, 2010
Date of Patent:
August 14, 2012
Assignee:
Endicott Interconnect Technologies, Inc.
Inventors:
John M. Lauffer, Voya R. Markovich, Michael Wozniak
Abstract: A multilayered circuitized substrate including a plurality of dielectric layers each comprised of a p-aramid paper impregnated with a halogen-free, low moisture absorptivity resin including an inorganic filler but not including continuous or semi-continuous fiberglass fibers as part thereof, and a first circuitized layer positioned on a first of the dielectric layers. A method of making this substrate is also provided.
Type:
Grant
Filed:
March 2, 2009
Date of Patent:
July 3, 2012
Assignee:
Endicott Interconnect Technologies, Inc.
Inventors:
Robert M. Japp, Voya R. Markovich, Kostas I. Papathomas, Mark D. Poliks
Abstract: A substrate for use in a PCB or PWB board having a coreless buildup layer and at least one metal and at least one dielectric layer. The coreless buildup dielectric layers can consist of at least partially cured thermoset resin and thermoplastic resin.
Type:
Application
Filed:
April 22, 2010
Publication date:
June 28, 2012
Applicant:
Endicott Interconnect Technologies, Inc.
Inventors:
Timothy Antesberger, Rabindra N. Das, Frank D. Egitto, Voya R. Markovich, William E. Wilson
Abstract: An electronic package with two circuitized substrates which sandwich an interposer therebetween, the interposer electrically interconnecting the substrates and also including an opening therein in which is positioned at least one electrical component, such as a semiconductor chip, coupled to the lower or base substrate. A second component may also be mounted on and electrically coupled to the upper surface of the top or cover circuitized substrate. A method of making such a package is also provided.
Type:
Application
Filed:
October 22, 2010
Publication date:
June 28, 2012
Applicant:
Endicott Interconnect Technologies, Inc.
Inventors:
Rabindra N. Das, Frank D. Egitto, Voya R. Markovich