Patents Assigned to IPGreat Incorporated
  • Patent number: 10938399
    Abstract: A new SARADC has two low resolution SAR (Successive Approximation Register) ADCs coupled together by an amplifier to increase the overall resolution and enhance ADC conversion rate. The gain reduction of amplifier is corrected by shifting the digital binary output position. Two SAR ADC outputs are timing aligned and summed to produce final high-resolution high conversion rate ADC output.
    Type: Grant
    Filed: June 5, 2020
    Date of Patent: March 2, 2021
    Assignee: IPGREAT INCORPORATED
    Inventors: Yuan-Ju Chao, Chia-Tung Lee
  • Patent number: 10873339
    Abstract: A method of enabling full speed test and characterization for high-speed Digital-to-Analog Converter (DAC) by employing an on-chip pattern generator. The test pattern is written to the on-chip pattern generator through a low data rate Integrated circuit (IC) interface, and the pattern generator is then enabled and coupled to DAC to facilitate full speed test for DAC. This method does not require extra input/output pin or extra process and minimize design complexity.
    Type: Grant
    Filed: December 24, 2019
    Date of Patent: December 22, 2020
    Assignee: IPGREAT INCORPORATED
    Inventor: Yuan-Ju Chao
  • Patent number: 10715163
    Abstract: Systems and methods are disclosed for Successive Approximation Register Analog-to-Digital Converter (SAR ADC) by coupling an ADC capacitive network coupled to a comparator; and performing binary search using a comparator output using a capacitive DAC calibration process to enhance SAR ADC linearity and performance. In one implementation, the calibration process starts with the least significant bit (LSB) capacitor calibration then proceed to higher bit capacitors until all the capacitors are calibrated. Each capacitor consists of fixed-value base capacitor and value-adjustable capacitor. The capacitor calibration logic is implemented based on the process then incorporated into SAR ADC. ADC performs capacitor calibration first before normal conversion operation. The non-ideal aspect of normal conversion operation is preserved and accounted during capacitor calibration.
    Type: Grant
    Filed: October 30, 2019
    Date of Patent: July 14, 2020
    Assignee: IPGREAT INCORPORATED
    Inventor: Yuan-Ju Chao
  • Patent number: 10686459
    Abstract: A method of incorporating Programmable Gain Amplifier (PGA) function into pipelined ADC for wide input range. The power consumption is saved without adding extra stage to reduce input range. The ADC input range can be adjusted on the fly using resistor bank and capacitor bank to achieve optimal system performance.
    Type: Grant
    Filed: July 8, 2018
    Date of Patent: June 16, 2020
    Assignee: IPGREAT INCORPORATED
    Inventor: Yuan-Ju Chao
  • Patent number: 10644713
    Abstract: A method of enhancing SAR ADC performance includes employing PVT processor to correct process, voltage and temperature (PVT) variation. The PVT processor senses process, supply voltage and temperature information then maximize the time for SAR binary search process. The PVT processor first applies coarse optimization to correct process and voltage variation then applies fine optimization to correct the temperature variation. The SAR ADC is operated at its optimized PVT condition and its performance is enhanced after PVT optimization.
    Type: Grant
    Filed: October 30, 2019
    Date of Patent: May 5, 2020
    Assignee: IPGREAT INCORPORATED
    Inventor: Yuan-Ju Chao
  • Patent number: 10523228
    Abstract: Systems and methods are disclosed for Successive Approximation Register Analog-to-Digital Converter (SAR ADC) by coupling an ADC capacitive network coupled to a comparator; and performing binary search using a comparator output using a capacitive DAC calibration process to enhance SAR ADC linearity and performance. In one implementation, the calibration process starts with the least significant bit (LSB) capacitor calibration then proceed to higher bit capacitors until all the capacitors are calibrated. Each capacitor consists of fixed-value base capacitor and value-adjustable capacitor. The capacitor calibration logic is implemented based on the process then incorporated into SAR ADC. ADC performs capacitor calibration first before normal conversion operation. The non-ideal aspect of normal conversion operation is preserved and accounted during capacitor calibration.
    Type: Grant
    Filed: December 18, 2018
    Date of Patent: December 31, 2019
    Assignee: IPGREAT INCORPORATED
    Inventor: Yuan-Ju Chao
  • Patent number: 10505559
    Abstract: A method of enhancing SAR ADC performance includes employing PVT processor to correct process, voltage and temperature (PVT) variation. The PVT processor senses process, supply voltage and temperature information then maximize the time for SAR binary search process. The PVT processor first applies coarse optimization to correct process and voltage variation then applies fine optimization to correct the temperature variation. The SAR ADC is operated at its optimized PVT condition and its performance is enhanced after PVT optimization.
    Type: Grant
    Filed: November 27, 2018
    Date of Patent: December 10, 2019
    Assignee: IPGreat Incorporated
    Inventor: Yuan-Ju Chao
  • Patent number: 10128860
    Abstract: A method of increasing SAR ADC conversion rate and reducing power consumption by employing a new timing scheme and minimizing timing delay for each bit-test during binary-search process. The high frequency clock input requirement is eliminated and higher speed rate can be achieved in SAR ADC.
    Type: Grant
    Filed: July 18, 2017
    Date of Patent: November 13, 2018
    Assignee: IPGreat Incorporated
    Inventors: Yuan-Ju Chao, Ta-Shun Chu
  • Patent number: 9866236
    Abstract: A data converter includes a single-end capacitive digital to analog converter (DAC); a transconductance (GM) buffer having an output, a positive input coupled to the DAC and a negative input coupled to the output; a resistor and a capacitor load in parallel coupled to the output at one terminal and to ground at the other terminal. The developed architecture of comprising single end capacitive DAC and GM-based buffer provides fast conversion rate, low current consumption, small silicon area and wide supply range for general-purpose auxiliary DAC applications.
    Type: Grant
    Filed: January 24, 2017
    Date of Patent: January 9, 2018
    Assignee: IPGreat Incorporated
    Inventors: Yuan-Ju Chao, Ta-Shun Chu