Patents Assigned to IQ-Analog Corp.
  • Patent number: 11444819
    Abstract: A system and method for digital receiver linearization is provided. An input digital signal is accepted with a plurality of spectral components. The input digital signal may be either a radio frequency (RF) digital signal or a baseband digital signal. Nonlinear distortion is created in response to the input digital signal. As the result of a corrected input digital signal, a primary baseband signal is created with real (I) and imaginary quadrature (Q) components. In response to the nonlinear distortion, auxiliary baseband signals are created with real (IAUX) and imaginary quadrature (QAUX) components. The primary baseband signal is compared to the auxiliary baseband signals to supply complex amplitude correction coefficients. The complex amplitude correction coefficients are used to modify the nonlinear distortion, and the modified nonlinear distortion is subtracted from the input digital signal to supply the corrected input digital signal.
    Type: Grant
    Filed: May 29, 2022
    Date of Patent: September 13, 2022
    Assignee: IQ-Analog Corp.
    Inventor: Mikko Waltari
  • Patent number: 11012083
    Abstract: A voltage-to-time-to-digital converter (VTDC) and conversion method are provided using a coarse analog-to-digital converter (ADC). A voltage-to-time converter (VTC) receives an analog input voltage-differential signal with a first time duration and supplies an analog first time-differential signal. An ADC receives the input voltage-differential signal and supplies a first digital code representing m bit values. A time-to-digital converter (TDC) receives a second time-differential signal with a second time duration derived from the first time duration. The TDC supplies an output digital code representing p bit values, where p>m. In one aspect the first digital code programs an initial set of TDC residue generators. In another aspect, a dither circuit controls the second time duration in response to a pseudo random signal combined with the first digital code.
    Type: Grant
    Filed: February 8, 2021
    Date of Patent: May 18, 2021
    Assignee: IQ-Analog Corp.
    Inventor: Mikko Waltari
  • Patent number: 9979582
    Abstract: A multi-zone analog-to-digital converter (ADC) is provided that includes a track-and-hold (T/H) stage having a bandwidth of L Hertz (Hz) to accept an analog input signal, a clock input to accept a clock signal with a clock frequency of P Hz, and N deinterleaved signal outputs with a combined bandwidth of M Hz. N×(P/2)=M, L>Q×M, and Q is an integer >1. The T/H stage is able to sample an analog input signal in the Qth Nyquist Zone, where Q is an integer. A quantizer stage has N interleaved signal inputs connected to corresponding T/H stage signal outputs, a clock input to accept the clock signal, and an output to supply a digital output signal having a bandwidth of M Hz. A packaging interface typically connects the T/H stage to the quantizer stage, and has a bandwidth less than the clock frequency.
    Type: Grant
    Filed: August 9, 2017
    Date of Patent: May 22, 2018
    Assignee: IQ-Analog Corp.
    Inventors: Michael Kappes, Steven R. Norsworthy
  • Patent number: 9912344
    Abstract: A sort-and-delay time-to-digital converter (TDC) is provided, made up of a plurality of serially connected sort-and-delay circuits. Each sort-and-delay circuit accepts a time-differential input signal with a first edge separated from a second edge by an input duration of time. The first and second edges are selectively routed as a time-differential output signal with a delayed edge separated from a trailing edge by an output duration of time representing a compression of the input duration of time. Each sort-and-delay circuit also supplies a TDC coded bit (e.g., Gray code) indicating the order in which the first and second edges are routed as leading and trailing edges. The TDC outputs a digital output signal representing the initial input duration of time associated with the initial time-differential input signal received by the initial sort-and-delay circuit. Associated TDC, sort-and-delay, and time amplification methods are also provided.
    Type: Grant
    Filed: September 17, 2017
    Date of Patent: March 6, 2018
    Assignee: IQ-Analog Corp.
    Inventor: Mikko Waltari
  • Patent number: 9831888
    Abstract: A sort-and-delay time-to-digital converter (TDC) is provided, made up of a plurality of serially connected sort-and-delay circuits. Each sort-and-delay circuit accepts a time-differential input signal with a first edge separated from a second edge by an input duration of time. The first and second edges are selectively routed as a time-differential output signal with a delayed edge separated from a trailing edge by an output duration of time representing a compression of the input duration of time. Each sort-and-delay circuit also supplies a TDC coded bit (e.g., Gray code) indicating the order in which the first and second edges are routed as leading and trailing edges. The TDC outputs a digital output signal representing the initial input duration of time associated with the initial time-differential input signal received by the initial sort-and-delay circuit. Associated TDC, sort-and-delay, and time amplification methods are also provided.
    Type: Grant
    Filed: June 6, 2017
    Date of Patent: November 28, 2017
    Assignee: IQ-Analog Corp.
    Inventor: Mikko Waltari