Patents Assigned to JMAR Semiconductor, Inc.
  • Publication number: 20030023787
    Abstract: A glitch suppression circuit has a read pointer and a write pointer that track memory locations. A comparator compares the read pointer and the write pointer and provides a compare signal indicative of a particular memory condition. The glitch suppression circuit includes an offset read pointer and an offset write pointer that track memory locations. An offset comparator compares the read pointer and the write pointer and provides an offset compare signal indicative of the particular memory condition. A timing signal controls a multiplexer for selecting either the compare signal or the offset compare signal and sets a logic flag. The setting of the logic flag may be synchronized to a timing signal.
    Type: Application
    Filed: July 26, 2001
    Publication date: January 30, 2003
    Applicant: JMAR Semiconductor, Inc.
    Inventors: Grant Stockton, Michael Pilster