Abstract: A computing system using a bit counter may include a host device; a cache configured to temporarily store data of the host device, and including a plurality of sets; a cache controller configured to receive a multi-bit cache address from the host device, perform computation on the cache address using a plurality of bit counters, and determine a hash function of the cache; a semiconductor device; and a memory controller configured to receive the cache address from the cache controller, and map the cache address to a semiconductor device address.
Type:
Grant
Filed:
June 2, 2020
Date of Patent:
March 9, 2021
Assignees:
SK hynix Inc., Korea University Industry Cooperation Foundation
Inventors:
Seonwook Kim, Wonjun Lee, Yoonah Paik, Jaeyung Jun
Abstract: A computing system using a bit counter may include a host device; a cache configured to temporarily store data of the host device, and including a plurality of sets; a cache controller configured to receive a multi-bit cache address from the host device, perform computation on the cache address using a plurality of bit counters, and determine a hash function of the cache; a semiconductor device; and a memory controller configured to receive the cache address from the cache controller, and map the cache address to a semiconductor device address.
Type:
Grant
Filed:
February 1, 2019
Date of Patent:
March 9, 2021
Assignees:
SK hynix Inc., Korea University Industry Cooperation Foundation
Inventors:
Seonwook Kim, Wonjun Lee, Yoonah Paik, Jaeyung Jun
Abstract: A memory controller uses a history of the rows accessed by commands from a command queue in a command queue circuit to predict whether a second access performed immediately after the command queue becomes empty will be to a same row as a first access performed immediately before the command queue became empty. When the second access is predicted to be to a different row, the row corresponding to the first access is closed in response to the command queue becoming empty. When the second access is predicted to be to the same row, the row corresponding to the first access is not closed in response to the command queue becoming empty.
Type:
Grant
Filed:
June 21, 2019
Date of Patent:
September 8, 2020
Assignees:
SK hynix Inc., Korea University Industry Cooperation Foundation