Patents Assigned to Mircron Technology, Inc.
  • Patent number: 10606787
    Abstract: An apparatus can include a first state machine engine configured to receive a first portion of a data stream from a processor and a second state machine engine configured to receive a second portion of the data stream from the processor. The apparatus includes a buffer interface configured to enable data transfer between the first and second state machine engines. The buffer interface includes an interface data bus coupled to the first and second state machine engines. The buffer interface is configured to provide data between the first and second state machine engines.
    Type: Grant
    Filed: July 23, 2019
    Date of Patent: March 31, 2020
    Assignee: Mircron Technology, Inc.
    Inventors: David R. Brown, Harold B Noyes, Inderjit S. Bains
  • Patent number: 8503224
    Abstract: The semiconductor industry seeks to replace traditional volatile memory devices with improved non-volatile memory devices. The increased demand for a significantly advanced, efficient, and non-volatile data retention technique has driven the development of integrated Giant-Magneto-resistive (GMR) structures. The present teachings relates to integrated latch memory and logic devices and, in particular, concerns a spin dependent logic device that may be integrated with conventional semiconductor-based logic devices to construct high-speed non-volatile static random access memory (SRAM) cells.
    Type: Grant
    Filed: April 16, 2012
    Date of Patent: August 6, 2013
    Assignee: Mircron Technology, Inc.
    Inventors: Romney R. Katti, Theodore Zhu
  • Patent number: 6804764
    Abstract: A configuration register used to adjust a clock or request signal with respect to the other. Specifically, a look-up table is provided in the memory controller. The look-up table is filled at bootup such that it contains test information from a master look-up table in the system BIOS, for instance. The look-up table in the memory controller stores current test data correlative to optimal sampling times for the current configuration. Adjustable delay elements or adjustable load elements may be used to change the relative sampling time of the request signal correlative to the values stored in the memory controller look-up table.
    Type: Grant
    Filed: January 22, 2002
    Date of Patent: October 12, 2004
    Assignee: Mircron Technology, Inc.
    Inventors: Paul A. LaBerge, Jim Dodd
  • Patent number: 6606271
    Abstract: A circuit for producing an output signal at an output thereof in response to an input signal at an input thereof is comprised, in one embodiment, of a first switch for connecting the output to a first voltage source and a second switch for connecting the output to a second voltage source. A first control switch is provided for turning off the first switch in response to the logic level of the input signal while a second control switch is provided for turning off the second switch in response to the logic level of the input signal. An integrator is responsive to the input signal for turning on one of the first and second switches depending on the logic level of the input signal. A method of operating such a circuit is also disclosed.
    Type: Grant
    Filed: May 23, 2001
    Date of Patent: August 12, 2003
    Assignee: Mircron Technology, Inc.
    Inventor: Ken S. Hunt