Patents Assigned to Mosaic Systems, Inc., a corporation of California
  • Publication number: 20030161203
    Abstract: An array block has at least two sub-array blocks and a first interconnect routing channel through which a first group of local interconnect lines extend. Each of the two sub-array blocks includes at least two lower-level sub-array blocks and a second interconnect routing channel through which a second group of local interconnect lines extend. The first group of local interconnect lines are configured to carry input information for accessing memory locations in which to store data or from which to retrieve data, and the second group of local interconnect lines are configured to carry a subset of the input information.
    Type: Application
    Filed: March 6, 2003
    Publication date: August 28, 2003
    Applicant: Mosaic Systems, Inc., a corporation of California
    Inventor: Suren A. Alexanian