Patents Assigned to Panavision Imaging LLC
  • Patent number: 8169517
    Abstract: A solid state imager converts analog pixel values to digital form on an arrayed per-column basis. An N-bit counter supplies an N-bit DAC to produce an analog ramp output with a level that varies corresponding to the contents of the counter. A latch/counter or equivalent is associated with each respective column. A clock supplies clock signal(s) to the counter elements. When the analog ramp equals the pixel value for that column, the latch/counter latches the value. The black level can be pre-set in the latch/counter or can be subtracted separately to reduce fixed pattern noise. The pixels can be oversampled for some number of times, e.g., n=16, to reduce the thermal noise of the sensors. Also, two or more pixels sharing a common sense node may be binned together, and two (or more) pixels having different integration times may be combined to obtain an output signal with enhanced dynamic range.
    Type: Grant
    Filed: October 16, 2007
    Date of Patent: May 1, 2012
    Assignee: Panavision Imaging LLC
    Inventors: Thomas Poonnen, Jeffrey J. Zarnowski, Li Liu, Michael Joyner, Ketan V. Karia
  • Patent number: 8035711
    Abstract: Improving the dynamic range of captured images is disclosed by using sub-pixel arrays to capture light at different exposures and generate color pixel outputs for an image in a single frame. Each sub-pixel array can include multiple sub-pixels. The sub-pixels that make up a sub-pixel array can include red (R) sub-pixels, green (G) sub-pixels, blue (B) sub-pixels, and in some embodiments, clear sub-pixels. Those sub-pixel arrays having clear sub-pixels effectively have a higher exposure level and can capture low-light scenes (for dark areas) better than those sub-pixel arrays without clear sub-pixels. Each sub-pixel array can produce a color pixel output that is a combination of the outputs of the sub-pixels in the sub-pixel array. Each sub-pixel in a sub-pixel array can have the same exposure time, or in some embodiments, individual sub-pixels within a sub-pixel array can have different exposure times to improve the overall dynamic range even more.
    Type: Grant
    Filed: May 22, 2008
    Date of Patent: October 11, 2011
    Assignee: Panavision Imaging, LLC
    Inventors: Li Liu, Jeffrey Jon Zarnowski, Ketan Vrajlal Karia, Thomas Poonnen, Michael Eugene Joyner
  • Publication number: 20110205384
    Abstract: Embodiments of the invention provide a variable active image area. Sub-pixels are arranged into a variable selection group, which comprises a pixel group. Sub-pixels of the pixel group can belong to a plurality of selection subgroups. A selector is configured to select a combination of one or more selection subgroups to provide variable sub-pixel selection. Variable sub-pixel selection can vary different aspects of a variable active image area (e.g., location, size, shape). Varying these aspects can lead to greater flexibility in alignment and calibration considerations. Selecting only some of all the sub-pixels can lead to less processing and lower power consumption. A plurality of sub-pixel values can be processed into one pixel group value. Variable sub-pixel selection for different variable selection groups can be independent. Holding circuitry can hold unused or non-selected sub-pixels in a reset condition to reduce blooming.
    Type: Application
    Filed: April 8, 2010
    Publication date: August 25, 2011
    Applicant: Panavision Imaging, LLC
    Inventors: Jeffrey Jon ZARNOWSKI, Ketan Vrajlal Karia, Thomas Poonnen, Michael Eugene Joyner
  • Patent number: 7903159
    Abstract: A solid state imager converts analog pixel values to digital form on an arrayed per-column basis. A counter is coupled to an N-bit DAC to produce an analog ramp that varies corresponding to the contents of the counter. A ripple counter is associated with each respective column. A clock or a source of counts at a predetermined sequence supplies clock signals or counts to the counter elements. Column comparators gate the counter elements when the analog ramp equals the pixel value. The counter contents feed a video output bus to produce the digital video signal. Additional black-level readout counters elements can create and store a black level digital value that is subtracted from the pixel value to reduce fixed pattern noise. The counters may employ two's complement arithmetic. An additional array of buffer counter/latches can be employed. Ripple counters can be configured as counters to capture the digital video level, and then as shift registers to clock out the video levels to an output bus.
    Type: Grant
    Filed: April 10, 2009
    Date of Patent: March 8, 2011
    Assignee: Panavision Imaging LLC
    Inventors: Jeffrey J. Zarnowski, Ketan V. Karia, Thomas Poonnen, Michael E. Joyner
  • Publication number: 20100149393
    Abstract: Increasing the resolution of digital imagers is disclosed by sampling an image using diagonally oriented color sub-pixel arrays, and creating missing pixels from the sampled image data. A first method maps the diagonal color imager pixels to every other orthogonal display pixel. The missing display pixels can be computed by interpolating data from adjacent color imager pixels, and averaging color information from neighboring display pixels. This averaging can be done either by weighting the surrounding pixels equally, or by applying weights to the surrounding pixels based on intensity information. A second method utilizes the captured color imager sub-pixel data instead of interpolation. Missing color pixels for orthogonal displays can be obtained directly from the sub-pixel arrays formed between the row color pixels in the imager.
    Type: Application
    Filed: February 24, 2010
    Publication date: June 17, 2010
    Applicant: Panavision Imaging, LLC
    Inventors: Jeffrey Jon Zarnowski, Ketan Vrajlal Karia, Thomas Poonnen, Michael Eugene Joyner, Li Liu
  • Patent number: 7616877
    Abstract: An efficient image capture system is disclosed that integrates functions to control a lens including one or more of focus or object distance, zoom, temperature compensation, and stabilization within an image signal processor (ISP) with appropriate algorithms. In particular, the integrated ISP circuitry may control the motion of the focus and zoom optics of an optical assembly, control stabilization, control the flash, provide enhanced functions and features for controlling the zoom and focus lenses to enable enhanced image capture sequences and/or tracking lens data, provide a set of algorithms within the ISP to alter the aspect ratio (both height and width of an image) of the image, for example to compensate for the addition of an anamorphic lens, and integrate an anamorphic lens into the module to alter an image's projected aspect ratio onto the focal plane array.
    Type: Grant
    Filed: August 22, 2005
    Date of Patent: November 10, 2009
    Assignee: Panavision Imaging, LLC
    Inventors: Terry Lee Zarnowski, Jeffrey J. Zarnowski, Iain A. Neil
  • Patent number: 7554067
    Abstract: A solid state imaging system has at least one CMOS imager with first and second series of pixels in which the pixels of one series are offset, i.e., staggered, in respect to the pixels of the other series. Multiple imagers can be arrayed end to end, with jumper wires connecting the pixel output conductors or each so that the pixels feed into a common output amplifier for each series, to minimize chip to chip offset voltages. The pixels may be diagonally offset from one another, and a color imager can be constructed in which color ribbon filters are arranged diagonally across the imaging area. This arrangement minimizes color cross talk. An array of microlenses is situated with each microlens covering a plurality of the pixels. The different pixels under each microlens can be aligned along a diagonal. The different pixels under the same microlens can have different integration times, to increase the dynamic range of the imager(s).
    Type: Grant
    Filed: October 30, 2006
    Date of Patent: June 30, 2009
    Assignee: Panavision Imaging LLC
    Inventors: Jeffrey J. Zarnowski, Ketan V. Karia, Michael Joyner, Thomas Poonnen, Li Liu
  • Patent number: 7518646
    Abstract: A solid state imager converts analog pixel values to digital form on an arrayed per-column basis. An N-bit counter supplies an N-bit DAC to produce an analog ramp output with a level that varies corresponding to the contents of the counter. A ripple counter or equivalent is associated with each respective column. A clock supplies clock signals to the counter elements. A comparator in each column gates the counter element when the analog ramp equals the pixel value for that column. The contents of the counters are transferred sequentially to a video output bus to produce the digital video signal. Additional black-level readout counter elements can create and store a digital value that corresponds to a dark or black video level. A subtraction element subtracts the black level value from the pixel value to reduce fixed pattern noise. An additional array of buffer counter/latches can be employed.
    Type: Grant
    Filed: September 20, 2005
    Date of Patent: April 14, 2009
    Assignee: Panavision Imaging LLC
    Inventors: Jeffrey J. Zarnowski, Ketan V. Karia, Thomas Poonnen
  • Patent number: 7129461
    Abstract: A solid state imaging system has at least one CMOS imager with first and second series of pixels in which the pixels of one series are offset, i.e., staggered, in respect to the pixels of the other series. Multiple imagers can be arrayed end to end, with jumper wires connecting the pixel output conductors or each so that the pixels feed into a common output amplifier for each series, to minimize chip to chip offset voltages. The pixels may be diagonally offset from one another, and a color imager can be constructed in which color ribbon filters are arranged diagonally across the imaging area. This arrangement minimizes color cross talk.
    Type: Grant
    Filed: May 16, 2006
    Date of Patent: October 31, 2006
    Assignee: Panavision Imaging LLC
    Inventors: Jeffrey J. Zarnowski, Ketan V. Karia, Michael Joyner, Thomas Poonnen
  • Patent number: 7122778
    Abstract: A solid state imaging system has at least one CMOS imager with first and second series of pixels in which the pixels of one series are offset, i.e., staggered, in respect to the pixels of the other series. Multiple imagers can be arrayed end to end, with jumper wires connecting the pixel output conductors or each so that the pixels feed into a common output amplifier for each series, to minimize chip to chip offset voltages. The pixels may be diagonally offset from one another, and a color imager can be constructed in which color ribbon filters are arranged diagonally across the imaging area. This arrangment minimizes color cross talk.
    Type: Grant
    Filed: February 17, 2006
    Date of Patent: October 17, 2006
    Assignee: Panavision Imaging LLC
    Inventors: Jeffrey J. Zarnowski, Ketan V. Karia, Michael Joyner, Thomas Poonnen
  • Patent number: 7057150
    Abstract: A solid state imager with pixels arranged in columns and rows has the pixels are configured into groups of at least a first pixel and a second pixel, each said group sharing a pixel output transistor having a sense electrode and an output electrode and a reset transistor having a gate coupled to receive a reset signal and an output coupled to the sense electrode of the associated shared pixel output transistor. Each of the pixels has a photosensitive element whose output electrode is coupled to the sense electrode of the shared pixel output transistor and a gate electrode coupled to receive respective first and second pixel gating signals. This configuration reduces the number of FETs to two transistors for each pair of pixels, and also can achieve true correlated double sampling correction of FPN.
    Type: Grant
    Filed: September 29, 2003
    Date of Patent: June 6, 2006
    Assignee: Panavision Imaging LLC
    Inventors: Jeffrey J. Zarnowski, Samuel D. Ambalavanar, Michael E. Joyner, Ketan V. Karia
  • Patent number: 7045758
    Abstract: A solid state imaging system has at least one CMOS imager with first and second series of pixels in which the pixels of one series are offset, i.e., staggered, in respect to the pixels of the other series. Multiple imagers can be arrayed end to end, with jumper wires connecting the pixel output conductors or each so that the pixels feed into a common output amplifier for each series, to minimize chip to chip offset voltages. The pixels may be diagonally offset from one another, and a color imager can be constructed in which color ribbon filters are arranged diagonally across the imaging area. This arrangment minimizes color cross talk.
    Type: Grant
    Filed: April 21, 2005
    Date of Patent: May 16, 2006
    Assignee: Panavision Imaging LLC
    Inventors: Jeffrey J. Zarnowski, Ketan V. Karia, Michael Joyner, Thomas Poonnen
  • Publication number: 20060045504
    Abstract: An efficient image capture system is disclosed that integrates functions to control a lens including one or more of focus or object distance, zoom, temperature compensation, and stabilization within an image signal processor (ISP) with appropriate algorithms. In particular, the integrated ISP circuitry may control the motion of the focus and zoom optics of an optical assembly, control stabilization, control the flash, provide enhanced functions and features for controlling the zoom and focus lenses to enable enhanced image capture sequences and/or tracking lens data, provide a set of algorithms within the ISP to alter the aspect ratio (both height and width of an image) of the image, for example to compensate for the addition of an anamorphic lens, and integrate an anamorphic lens into the module to alter an image's projected aspect ratio onto the focal plane array.
    Type: Application
    Filed: August 22, 2005
    Publication date: March 2, 2006
    Applicant: Panavision Imaging, LLC
    Inventors: Terry Zarnowski, Jeffrey Zarnowski, Iain Neil