Patents Assigned to Polar Semiconductor, Inc.
  • Publication number: 20140022828
    Abstract: A series-switch bridgeless power supply provides common-mode EMI filtering. The power supply includes a center-tapped inductive device bifurcated into first and second windings. The AC input, provided at first and second input terminals, is applied to the center-tap of the inductive device. First and second switches are connected to distal ends of the first and second windings, respectively, and are connected in series with one another to form a circuit path from the first input terminal, through the inductive device and each of the series-connected switches, back through the inductive device and to the second input terminal. A controller turns the switches On and Off to modulate the current through the inductive device. Common-mode voltage generated by the modulation of the first and second switches is filtered by connection of each switch to a junction defined between a pair of capacitors connected in series between the first and second input terminal.
    Type: Application
    Filed: March 24, 2011
    Publication date: January 23, 2014
    Applicant: POLAR SEMICONDUCTOR, INC.
    Inventor: Crispin Metzler
  • Publication number: 20130299911
    Abstract: An isolation structure prevents inter-device and intra-device leakage in first and second adjacent semiconductor devices in a substrate. The first and second semiconductor devices each include a gate region and at least one active region. A first channel stop region is configured to surround the first semiconductor device. A second channel stop region is configured to surround the second semiconductor device. A first field plate is located above at least part of the first channel stop region, and overlaps the gate region of the first semiconductor device in a first overlap region. A second field plate is located above at least part of the second channel stop region, and overlaps the gate region of the second semiconductor device in a second overlap region.
    Type: Application
    Filed: May 11, 2012
    Publication date: November 14, 2013
    Applicant: POLAR SEMICONDUCTOR, INC.
    Inventor: William Larson
  • Publication number: 20130292770
    Abstract: A circuit for protecting a metal oxide semiconductor (MOS) device is configured to hold down or pull down a voltage at a gate of the protected MOS device during an electrostatic discharge (ESD) event. The circuit includes at least one active device or capacitance-providing element connected to the gate of the protected MOS device, configured to pull down or hold down the voltage at the gate of the protected MOS device when the ESD event occurs.
    Type: Application
    Filed: May 4, 2012
    Publication date: November 7, 2013
    Applicant: POLAR SEMICONDUCTOR, INC.
    Inventors: Kurt Kimber, David Litfin
  • Patent number: 8564155
    Abstract: A method is provided for supplying power to multiple output channels. Channel control signals are monitored to determine a state for each of the output channels. Each channel control signal is associated with one of the output channels. The energy in a storage element is directed to output channels according to the state of the channel control signals.
    Type: Grant
    Filed: May 6, 2010
    Date of Patent: October 22, 2013
    Assignee: Polar Semiconductor, Inc.
    Inventor: Josh Wibben
  • Publication number: 20130234303
    Abstract: A metal shield structure is provided for an integrated circuit (IC) having at least a first metal contact coupled to a fixed potential and a second metal contact. A first passivation layer is located between the first and second metal contacts and on a first portion of the first metal contact and a first portion of the second metal contact, leaving a second portion of the first metal contact and a second portion of the second metal contact uncovered by the first passivation layer. A metal shield layer is provided on the second portion of the first metal contact and on the first passivation layer, and a second passivation layer is formed on the metal shield layer.
    Type: Application
    Filed: March 8, 2012
    Publication date: September 12, 2013
    Applicant: POLAR SEMICONDUCTOR, INC.
    Inventors: Roger Carroll, Greg Nelson
  • Patent number: 8476879
    Abstract: A method of controlling a power factor correction (PFC) converter having a first PFC sub-circuit and a second PFC sub-circuit determines when to transition the PFC converter between an interleaved mode and a saving energy mode (SEM). The method includes generating an amplified error signal based on a monitored output voltage of the PFC converter. The second PFC sub-circuit is disabled in response to the amplified error signal being less than a first threshold value and enabled in response to the amplified error signal exceeding a second threshold value.
    Type: Grant
    Filed: January 27, 2010
    Date of Patent: July 2, 2013
    Assignee: Polar Semiconductor, Inc.
    Inventors: Michael J. Gaboury, Gregory J. Rausch, Shohei Osaka
  • Patent number: 8461661
    Abstract: A polysilicon-filled isolation trench in a substrate is effective to isolate adjacent semiconductor devices from one another. A silicon nitride cap is provided to protect the polysilicon in the isolation trench from subsequent field oxidation. The cap has lateral boundaries that extend between the side boundaries of the polysilicon and the sidewalls of the trench. Subsequent field oxide regions formed adjacent to the trench establish a gap dimension from the substrate to a top surface of the field oxide regions adjacent to the polysilicon side boundaries that is no less than half of the field oxide thickness.
    Type: Grant
    Filed: April 6, 2009
    Date of Patent: June 11, 2013
    Assignee: Polar Semiconductor, Inc.
    Inventor: Noel Hoilien
  • Patent number: 8427069
    Abstract: A current-regulated power supply provides soft-start protection to prevent the generation of large in-rush currents. The current-regulated power supply includes a current regulation module that operates in either a soft-start mode of operation or a normal mode of operation and a mode selection module that makes mode of operation determinations. In particular, mode-selection module monitors the load current supplied to the attached load and maintains the current-regulation module in the soft-start mode of operation until the monitored load current exceeds a threshold value, at which time the mode-selection module causes the current regulation module to operate in the normal mode of operation.
    Type: Grant
    Filed: June 21, 2010
    Date of Patent: April 23, 2013
    Assignee: Polar Semiconductor, Inc.
    Inventor: Josh Wibben
  • Patent number: 8385029
    Abstract: An over-current protection device is employed to control switching associated with a switched mode power supply to prevent the excessive buildup of current. The device includes a function for relating the switching of the SMPS with a monitored output of the SMPS. This function is selectively modified to ensure the current associated with the SMPS does not exceed a maximum value and does not fall below a minimum value.
    Type: Grant
    Filed: September 10, 2009
    Date of Patent: February 26, 2013
    Assignee: Polar Semiconductor, Inc.
    Inventor: Josh Wibben
  • Publication number: 20120241920
    Abstract: A method of cleaning polybenzoxazole (PBO) from a semiconductor wafer coated with PBO includes baking a PBO-coated semiconductor wafer, and then exposing the semiconductor wafer with ultraviolet light through a patterned mask to soften selected regions of PBO on the semiconductor wafer. PBO is then dissolved in an edge region of the semiconductor wafer with solvent. After dissolving PBO in the edge region, the semiconductor wafer is chemically developed to dissolve the elected softened regions of PBO on the semiconductor wafer and to dissolve PBO remaining in the edge region of the semiconductor wafer that was left behind after the step of dissolving the PBO in the edge region with the solvent.
    Type: Application
    Filed: March 21, 2012
    Publication date: September 27, 2012
    Applicant: POLAR SEMICONDUCTOR, INC.
    Inventor: Roger Carroll
  • Patent number: 8248041
    Abstract: A controller provides frequency compression for an interleaved power factor correction (PFC) converter that determines the ON and OFF times of each switch associated with the PFC converter to prevent operating frequencies in the audible range. The controller includes a first circuit for generating an ON time current source having a magnitude related to an amplified error signal and the monitored input voltage, and a second circuit for generating an OFF time current source having a magnitude related to the ON time current source, the monitored input voltage, and the monitored output voltage. Gate drive circuitry provides gate drives signals to the switches of the interleaved PFC converter at a frequency determined by magnitudes of the ON time current source and the OFF time current source.
    Type: Grant
    Filed: November 12, 2009
    Date of Patent: August 21, 2012
    Assignee: Polar Semiconductor Inc.
    Inventors: Gregory J. Rausch, Michael J. Gaboury, Shohei Osaka
  • Patent number: 8248040
    Abstract: The present invention provides a method of controlling an interleaved power factor correction (PFC) circuit operating in a discontinuous conduction mode (DCM). The controller employs a normal mode of operation in which inductor currents in each PFC sub-circuit are estimated based on the monitored input voltage and monitored output voltage, and switching devices associated with each PFC sub-circuit are controlled to ensure DCM operation. As the input voltage increases, the OFF times of each PFC sub-circuit increase such that the inductor currents no longer overlap. In response, the controller activates a time-limiting mode (TLM) in which OFF time durations for each sub-circuit are based on the monitored sum of load currents as opposed to the monitored input voltage and monitored output voltage.
    Type: Grant
    Filed: November 12, 2009
    Date of Patent: August 21, 2012
    Assignee: Polar Semiconductor Inc.
    Inventors: Gregory J. Rausch, Michael J. Gaboury, Shohei Osaka
  • Patent number: 8085563
    Abstract: A controller generates a drive signal for a converter circuit that includes an active component (i.e., transistor) that is selectively controlled to convert a rectified input to direct current (DC) output. The controller employs an outer feedback loop (based on monitored output voltage of the converter circuit), an inner feedback loop (based on monitored AC input current drawn by the converter circuit), and a pulse width modulator (PWM) to generate the drive signals necessary to generate the desired DC output voltage and to provide power factor correction to the converter circuit. In particular, the inner feedback loop includes an amplifier and a fault protection and clamp circuit. The amplifier has a first input connected to receive a feedback signal representing the monitored AC input current, a second input, and an output that provides a current feedback signal to the PWM.
    Type: Grant
    Filed: February 12, 2009
    Date of Patent: December 27, 2011
    Assignee: Polar Semiconductor, Inc.
    Inventors: Michael J. Gaboury, Gregory J. Rausch
  • Patent number: 8044699
    Abstract: A level-shift circuit translates a control signal to a level-shifted output. The level-shift circuit includes a pulse generator circuit for providing Set and Reset pulses based on the control signal and a level-shift circuit for translating the Set and Reset pulses to level-shifted Set and Reset pulses. First and second differential detectors are connected to monitor the level-shifted Set and Reset pulses to provide detection of communicated Set and Reset pulses despite the presence of transients in the level-shift circuit. A gate drive circuit employs the Set and Reset pulses communicated by the differential detectors to generate a gate drive signal.
    Type: Grant
    Filed: July 19, 2010
    Date of Patent: October 25, 2011
    Assignee: Polar Semiconductor, Inc.
    Inventor: David W. Kelly
  • Patent number: 8000073
    Abstract: A current-mode under voltage lockout (UVLO) circuit provides an output signal that indicates to connected devices whether a connected power supply is sufficient (i.e., of sufficient strength and stability) based on a comparison of a current that is proportional to the power supply and a reference current. The current-based UVLO circuit employs a reference current generator that is capable of providing a stable reference current and a voltage-to-current converter that provides a current proportional to the power supply voltage. A comparator compares the reference current to the current proportional to the power supply voltage and determines based on the magnitudes of the two currents whether the power supply voltage is sufficient or ‘good’ and generates an output signal indicating the status of the power supply voltage.
    Type: Grant
    Filed: March 11, 2008
    Date of Patent: August 16, 2011
    Assignee: Polar Semiconductor, Inc.
    Inventors: Robert John Schuelke, Gregory J. Rausch
  • Publication number: 20110147865
    Abstract: A Hall effect transducer in a semiconductor wafer comprises a first layer of semiconducting material, a second layer of semiconducting material, and a contact structure configured to provide a path for electrical current to pass through the second layer. The second layer has higher electron hole mobility than the first layer, and is epitaxially grown atop the first layer.
    Type: Application
    Filed: December 18, 2009
    Publication date: June 23, 2011
    Applicant: POLAR SEMICONDUCTOR, INC.
    Inventors: David Erie, Noel Hoilien, Steven Kosier
  • Publication number: 20110115407
    Abstract: A lighting system includes at least first and second light sources providing first and second colors of light. Control circuitry is operatively coupled to the first and second light sources, and is configured to control the first and second light sources relative to one another to provide a color point that is linearly controlled to approximate a non-linear target lighting behavior in the CIE 1931 color space.
    Type: Application
    Filed: November 15, 2010
    Publication date: May 19, 2011
    Applicant: POLAR SEMICONDUCTOR, INC.
    Inventors: Josh Wibben, Kurt Kimber, Crispin Metzler
  • Publication number: 20110110132
    Abstract: The present invention provides a method of controlling an interleaved power factor correction (PFC) circuit operating in a discontinuous conduction mode (DCM). The controller employs a normal mode of operation in which inductor currents in each PFC sub-circuit are estimated based on the monitored input voltage and monitored output voltage, and switching devices associated with each PFC sub-circuit are controlled to ensure DCM operation. As the input voltage increases, the OFF times of each PFC sub-circuit increase such that the inductor currents no longer overlap. In response, the controller activates a time-limiting mode (TLM) in which OFF time durations for each sub-circuit are based on the monitored sum of load currents as opposed to the monitored input voltage and monitored output voltage.
    Type: Application
    Filed: November 12, 2009
    Publication date: May 12, 2011
    Applicant: POLAR SEMICONDUCTOR, INC.
    Inventors: Gregory J. Rausch, Michael J. Gaboury, Shohei Osaka
  • Publication number: 20110110134
    Abstract: A method of controlling a power factor correction (PFC) converter having a first PFC sub-circuit and a second PFC sub-circuit determines when to transition the PFC converter between an interleaved mode and a saving energy mode (SEM). The method includes generating an amplified error signal based on a monitored output voltage of the PFC converter. The second PFC sub-circuit is disabled in response to the amplified error signal being less than a first threshold value and enabled in response to the amplified error signal exceeding a second threshold value.
    Type: Application
    Filed: January 27, 2010
    Publication date: May 12, 2011
    Applicant: Polar Semiconductor, Inc.
    Inventors: Michael J. Gaboury, Gregory J. Rausch, Shohei Osaka
  • Publication number: 20110110133
    Abstract: A controller provides frequency compression for an interleaved power factor correction (PFC) converter that determines the ON and OFF times of each switch associated with the PFC converter to prevent operating frequencies in the audible range. The controller includes a first circuit for generating an ON time current source having a magnitude related to an amplified error signal and the monitored input voltage, and a second circuit for generating an OFF time current source having a magnitude related to the ON time current source, the monitored input voltage, and the monitored output voltage. Gate drive circuitry provides gate drives signals to the switches of the interleaved PFC converter at a frequency determined by magnitudes of the ON time current source and the OFF time current source.
    Type: Application
    Filed: November 12, 2009
    Publication date: May 12, 2011
    Applicant: POLAR SEMICONDUCTOR, INC.
    Inventors: Gregory J. Rausch, Michael J. Gaboury, Shohei Osaka